1*09f455dcSMasahiro Yamada /* 2*09f455dcSMasahiro Yamada * (C) Copyright 2013 3*09f455dcSMasahiro Yamada * NVIDIA Corporation <www.nvidia.com> 4*09f455dcSMasahiro Yamada * 5*09f455dcSMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+ 6*09f455dcSMasahiro Yamada */ 7*09f455dcSMasahiro Yamada 8*09f455dcSMasahiro Yamada /* Tegra124 Clock control functions */ 9*09f455dcSMasahiro Yamada 10*09f455dcSMasahiro Yamada #include <common.h> 11*09f455dcSMasahiro Yamada #include <asm/io.h> 12*09f455dcSMasahiro Yamada #include <asm/arch/clock.h> 13*09f455dcSMasahiro Yamada #include <asm/arch/sysctr.h> 14*09f455dcSMasahiro Yamada #include <asm/arch/tegra.h> 15*09f455dcSMasahiro Yamada #include <asm/arch-tegra/clk_rst.h> 16*09f455dcSMasahiro Yamada #include <asm/arch-tegra/timer.h> 17*09f455dcSMasahiro Yamada #include <div64.h> 18*09f455dcSMasahiro Yamada #include <fdtdec.h> 19*09f455dcSMasahiro Yamada 20*09f455dcSMasahiro Yamada /* 21*09f455dcSMasahiro Yamada * Clock types that we can use as a source. The Tegra124 has muxes for the 22*09f455dcSMasahiro Yamada * peripheral clocks, and in most cases there are four options for the clock 23*09f455dcSMasahiro Yamada * source. This gives us a clock 'type' and exploits what commonality exists 24*09f455dcSMasahiro Yamada * in the device. 25*09f455dcSMasahiro Yamada * 26*09f455dcSMasahiro Yamada * Letters are obvious, except for T which means CLK_M, and S which means the 27*09f455dcSMasahiro Yamada * clock derived from 32KHz. Beware that CLK_M (also called OSC in the 28*09f455dcSMasahiro Yamada * datasheet) and PLL_M are different things. The former is the basic 29*09f455dcSMasahiro Yamada * clock supplied to the SOC from an external oscillator. The latter is the 30*09f455dcSMasahiro Yamada * memory clock PLL. 31*09f455dcSMasahiro Yamada * 32*09f455dcSMasahiro Yamada * See definitions in clock_id in the header file. 33*09f455dcSMasahiro Yamada */ 34*09f455dcSMasahiro Yamada enum clock_type_id { 35*09f455dcSMasahiro Yamada CLOCK_TYPE_AXPT, /* PLL_A, PLL_X, PLL_P, CLK_M */ 36*09f455dcSMasahiro Yamada CLOCK_TYPE_MCPA, /* and so on */ 37*09f455dcSMasahiro Yamada CLOCK_TYPE_MCPT, 38*09f455dcSMasahiro Yamada CLOCK_TYPE_PCM, 39*09f455dcSMasahiro Yamada CLOCK_TYPE_PCMT, 40*09f455dcSMasahiro Yamada CLOCK_TYPE_PDCT, 41*09f455dcSMasahiro Yamada CLOCK_TYPE_ACPT, 42*09f455dcSMasahiro Yamada CLOCK_TYPE_ASPTE, 43*09f455dcSMasahiro Yamada CLOCK_TYPE_PMDACD2T, 44*09f455dcSMasahiro Yamada CLOCK_TYPE_PCST, 45*09f455dcSMasahiro Yamada 46*09f455dcSMasahiro Yamada CLOCK_TYPE_PC2CC3M, 47*09f455dcSMasahiro Yamada CLOCK_TYPE_PC2CC3S_T, 48*09f455dcSMasahiro Yamada CLOCK_TYPE_PC2CC3M_T, 49*09f455dcSMasahiro Yamada CLOCK_TYPE_PC2CC3M_T16, /* PC2CC3M_T, but w/16-bit divisor (I2C) */ 50*09f455dcSMasahiro Yamada CLOCK_TYPE_MC2CC3P_A, 51*09f455dcSMasahiro Yamada CLOCK_TYPE_M, 52*09f455dcSMasahiro Yamada CLOCK_TYPE_MCPTM2C2C3, 53*09f455dcSMasahiro Yamada CLOCK_TYPE_PC2CC3T_S, 54*09f455dcSMasahiro Yamada CLOCK_TYPE_AC2CC3P_TS2, 55*09f455dcSMasahiro Yamada 56*09f455dcSMasahiro Yamada CLOCK_TYPE_COUNT, 57*09f455dcSMasahiro Yamada CLOCK_TYPE_NONE = -1, /* invalid clock type */ 58*09f455dcSMasahiro Yamada }; 59*09f455dcSMasahiro Yamada 60*09f455dcSMasahiro Yamada enum { 61*09f455dcSMasahiro Yamada CLOCK_MAX_MUX = 8 /* number of source options for each clock */ 62*09f455dcSMasahiro Yamada }; 63*09f455dcSMasahiro Yamada 64*09f455dcSMasahiro Yamada /* 65*09f455dcSMasahiro Yamada * Clock source mux for each clock type. This just converts our enum into 66*09f455dcSMasahiro Yamada * a list of mux sources for use by the code. 67*09f455dcSMasahiro Yamada * 68*09f455dcSMasahiro Yamada * Note: 69*09f455dcSMasahiro Yamada * The extra column in each clock source array is used to store the mask 70*09f455dcSMasahiro Yamada * bits in its register for the source. 71*09f455dcSMasahiro Yamada */ 72*09f455dcSMasahiro Yamada #define CLK(x) CLOCK_ID_ ## x 73*09f455dcSMasahiro Yamada static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = { 74*09f455dcSMasahiro Yamada { CLK(AUDIO), CLK(XCPU), CLK(PERIPH), CLK(OSC), 75*09f455dcSMasahiro Yamada CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE), 76*09f455dcSMasahiro Yamada MASK_BITS_31_30}, 77*09f455dcSMasahiro Yamada { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(AUDIO), 78*09f455dcSMasahiro Yamada CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE), 79*09f455dcSMasahiro Yamada MASK_BITS_31_30}, 80*09f455dcSMasahiro Yamada { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC), 81*09f455dcSMasahiro Yamada CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE), 82*09f455dcSMasahiro Yamada MASK_BITS_31_30}, 83*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(NONE), 84*09f455dcSMasahiro Yamada CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE), 85*09f455dcSMasahiro Yamada MASK_BITS_31_30}, 86*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC), 87*09f455dcSMasahiro Yamada CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE), 88*09f455dcSMasahiro Yamada MASK_BITS_31_30}, 89*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(DISPLAY), CLK(CGENERAL), CLK(OSC), 90*09f455dcSMasahiro Yamada CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE), 91*09f455dcSMasahiro Yamada MASK_BITS_31_30}, 92*09f455dcSMasahiro Yamada { CLK(AUDIO), CLK(CGENERAL), CLK(PERIPH), CLK(OSC), 93*09f455dcSMasahiro Yamada CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE), 94*09f455dcSMasahiro Yamada MASK_BITS_31_30}, 95*09f455dcSMasahiro Yamada { CLK(AUDIO), CLK(SFROM32KHZ), CLK(PERIPH), CLK(OSC), 96*09f455dcSMasahiro Yamada CLK(EPCI), CLK(NONE), CLK(NONE), CLK(NONE), 97*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 98*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(MEMORY), CLK(DISPLAY), CLK(AUDIO), 99*09f455dcSMasahiro Yamada CLK(CGENERAL), CLK(DISPLAY2), CLK(OSC), CLK(NONE), 100*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 101*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(CGENERAL), CLK(SFROM32KHZ), CLK(OSC), 102*09f455dcSMasahiro Yamada CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE), 103*09f455dcSMasahiro Yamada MASK_BITS_31_28}, 104*09f455dcSMasahiro Yamada 105*09f455dcSMasahiro Yamada /* Additional clock types on Tegra114+ */ 106*09f455dcSMasahiro Yamada /* CLOCK_TYPE_PC2CC3M */ 107*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3), 108*09f455dcSMasahiro Yamada CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE), 109*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 110*09f455dcSMasahiro Yamada /* CLOCK_TYPE_PC2CC3S_T */ 111*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3), 112*09f455dcSMasahiro Yamada CLK(SFROM32KHZ), CLK(NONE), CLK(OSC), CLK(NONE), 113*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 114*09f455dcSMasahiro Yamada /* CLOCK_TYPE_PC2CC3M_T */ 115*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3), 116*09f455dcSMasahiro Yamada CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE), 117*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 118*09f455dcSMasahiro Yamada /* CLOCK_TYPE_PC2CC3M_T, w/16-bit divisor (I2C) */ 119*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3), 120*09f455dcSMasahiro Yamada CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE), 121*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 122*09f455dcSMasahiro Yamada /* CLOCK_TYPE_MC2CC3P_A */ 123*09f455dcSMasahiro Yamada { CLK(MEMORY), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3), 124*09f455dcSMasahiro Yamada CLK(PERIPH), CLK(NONE), CLK(AUDIO), CLK(NONE), 125*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 126*09f455dcSMasahiro Yamada /* CLOCK_TYPE_M */ 127*09f455dcSMasahiro Yamada { CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE), 128*09f455dcSMasahiro Yamada CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE), 129*09f455dcSMasahiro Yamada MASK_BITS_31_30}, 130*09f455dcSMasahiro Yamada /* CLOCK_TYPE_MCPTM2C2C3 */ 131*09f455dcSMasahiro Yamada { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC), 132*09f455dcSMasahiro Yamada CLK(MEMORY2), CLK(CGENERAL2), CLK(CGENERAL3), CLK(NONE), 133*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 134*09f455dcSMasahiro Yamada /* CLOCK_TYPE_PC2CC3T_S */ 135*09f455dcSMasahiro Yamada { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3), 136*09f455dcSMasahiro Yamada CLK(OSC), CLK(NONE), CLK(SFROM32KHZ), CLK(NONE), 137*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 138*09f455dcSMasahiro Yamada /* CLOCK_TYPE_AC2CC3P_TS2 */ 139*09f455dcSMasahiro Yamada { CLK(AUDIO), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3), 140*09f455dcSMasahiro Yamada CLK(PERIPH), CLK(NONE), CLK(OSC), CLK(SRC2), 141*09f455dcSMasahiro Yamada MASK_BITS_31_29}, 142*09f455dcSMasahiro Yamada }; 143*09f455dcSMasahiro Yamada 144*09f455dcSMasahiro Yamada /* 145*09f455dcSMasahiro Yamada * Clock type for each peripheral clock source. We put the name in each 146*09f455dcSMasahiro Yamada * record just so it is easy to match things up 147*09f455dcSMasahiro Yamada */ 148*09f455dcSMasahiro Yamada #define TYPE(name, type) type 149*09f455dcSMasahiro Yamada static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = { 150*09f455dcSMasahiro Yamada /* 0x00 */ 151*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2S1, CLOCK_TYPE_AXPT), 152*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2S2, CLOCK_TYPE_AXPT), 153*09f455dcSMasahiro Yamada TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT), 154*09f455dcSMasahiro Yamada TYPE(PERIPHC_SPDIF_IN, CLOCK_TYPE_PC2CC3M), 155*09f455dcSMasahiro Yamada TYPE(PERIPHC_PWM, CLOCK_TYPE_PC2CC3S_T), 156*09f455dcSMasahiro Yamada TYPE(PERIPHC_05h, CLOCK_TYPE_NONE), 157*09f455dcSMasahiro Yamada TYPE(PERIPHC_SBC2, CLOCK_TYPE_PC2CC3M_T), 158*09f455dcSMasahiro Yamada TYPE(PERIPHC_SBC3, CLOCK_TYPE_PC2CC3M_T), 159*09f455dcSMasahiro Yamada 160*09f455dcSMasahiro Yamada /* 0x08 */ 161*09f455dcSMasahiro Yamada TYPE(PERIPHC_08h, CLOCK_TYPE_NONE), 162*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2C1, CLOCK_TYPE_PC2CC3M_T16), 163*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2C5, CLOCK_TYPE_PC2CC3M_T16), 164*09f455dcSMasahiro Yamada TYPE(PERIPHC_0bh, CLOCK_TYPE_NONE), 165*09f455dcSMasahiro Yamada TYPE(PERIPHC_0ch, CLOCK_TYPE_NONE), 166*09f455dcSMasahiro Yamada TYPE(PERIPHC_SBC1, CLOCK_TYPE_PC2CC3M_T), 167*09f455dcSMasahiro Yamada TYPE(PERIPHC_DISP1, CLOCK_TYPE_PMDACD2T), 168*09f455dcSMasahiro Yamada TYPE(PERIPHC_DISP2, CLOCK_TYPE_PMDACD2T), 169*09f455dcSMasahiro Yamada 170*09f455dcSMasahiro Yamada /* 0x10 */ 171*09f455dcSMasahiro Yamada TYPE(PERIPHC_10h, CLOCK_TYPE_NONE), 172*09f455dcSMasahiro Yamada TYPE(PERIPHC_11h, CLOCK_TYPE_NONE), 173*09f455dcSMasahiro Yamada TYPE(PERIPHC_VI, CLOCK_TYPE_MC2CC3P_A), 174*09f455dcSMasahiro Yamada TYPE(PERIPHC_13h, CLOCK_TYPE_NONE), 175*09f455dcSMasahiro Yamada TYPE(PERIPHC_SDMMC1, CLOCK_TYPE_PC2CC3M_T), 176*09f455dcSMasahiro Yamada TYPE(PERIPHC_SDMMC2, CLOCK_TYPE_PC2CC3M_T), 177*09f455dcSMasahiro Yamada TYPE(PERIPHC_16h, CLOCK_TYPE_NONE), 178*09f455dcSMasahiro Yamada TYPE(PERIPHC_17h, CLOCK_TYPE_NONE), 179*09f455dcSMasahiro Yamada 180*09f455dcSMasahiro Yamada /* 0x18 */ 181*09f455dcSMasahiro Yamada TYPE(PERIPHC_18h, CLOCK_TYPE_NONE), 182*09f455dcSMasahiro Yamada TYPE(PERIPHC_SDMMC4, CLOCK_TYPE_PC2CC3M_T), 183*09f455dcSMasahiro Yamada TYPE(PERIPHC_VFIR, CLOCK_TYPE_PC2CC3M_T), 184*09f455dcSMasahiro Yamada TYPE(PERIPHC_1Bh, CLOCK_TYPE_NONE), 185*09f455dcSMasahiro Yamada TYPE(PERIPHC_1Ch, CLOCK_TYPE_NONE), 186*09f455dcSMasahiro Yamada TYPE(PERIPHC_HSI, CLOCK_TYPE_PC2CC3M_T), 187*09f455dcSMasahiro Yamada TYPE(PERIPHC_UART1, CLOCK_TYPE_PC2CC3M_T), 188*09f455dcSMasahiro Yamada TYPE(PERIPHC_UART2, CLOCK_TYPE_PC2CC3M_T), 189*09f455dcSMasahiro Yamada 190*09f455dcSMasahiro Yamada /* 0x20 */ 191*09f455dcSMasahiro Yamada TYPE(PERIPHC_HOST1X, CLOCK_TYPE_MC2CC3P_A), 192*09f455dcSMasahiro Yamada TYPE(PERIPHC_21h, CLOCK_TYPE_NONE), 193*09f455dcSMasahiro Yamada TYPE(PERIPHC_22h, CLOCK_TYPE_NONE), 194*09f455dcSMasahiro Yamada TYPE(PERIPHC_HDMI, CLOCK_TYPE_PMDACD2T), 195*09f455dcSMasahiro Yamada TYPE(PERIPHC_24h, CLOCK_TYPE_NONE), 196*09f455dcSMasahiro Yamada TYPE(PERIPHC_25h, CLOCK_TYPE_NONE), 197*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2C2, CLOCK_TYPE_PC2CC3M_T16), 198*09f455dcSMasahiro Yamada TYPE(PERIPHC_EMC, CLOCK_TYPE_MCPTM2C2C3), 199*09f455dcSMasahiro Yamada 200*09f455dcSMasahiro Yamada /* 0x28 */ 201*09f455dcSMasahiro Yamada TYPE(PERIPHC_UART3, CLOCK_TYPE_PC2CC3M_T), 202*09f455dcSMasahiro Yamada TYPE(PERIPHC_29h, CLOCK_TYPE_NONE), 203*09f455dcSMasahiro Yamada TYPE(PERIPHC_VI_SENSOR, CLOCK_TYPE_MC2CC3P_A), 204*09f455dcSMasahiro Yamada TYPE(PERIPHC_2bh, CLOCK_TYPE_NONE), 205*09f455dcSMasahiro Yamada TYPE(PERIPHC_2ch, CLOCK_TYPE_NONE), 206*09f455dcSMasahiro Yamada TYPE(PERIPHC_SBC4, CLOCK_TYPE_PC2CC3M_T), 207*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2C3, CLOCK_TYPE_PC2CC3M_T16), 208*09f455dcSMasahiro Yamada TYPE(PERIPHC_SDMMC3, CLOCK_TYPE_PC2CC3M_T), 209*09f455dcSMasahiro Yamada 210*09f455dcSMasahiro Yamada /* 0x30 */ 211*09f455dcSMasahiro Yamada TYPE(PERIPHC_UART4, CLOCK_TYPE_PC2CC3M_T), 212*09f455dcSMasahiro Yamada TYPE(PERIPHC_UART5, CLOCK_TYPE_PC2CC3M_T), 213*09f455dcSMasahiro Yamada TYPE(PERIPHC_VDE, CLOCK_TYPE_PC2CC3M_T), 214*09f455dcSMasahiro Yamada TYPE(PERIPHC_OWR, CLOCK_TYPE_PC2CC3M_T), 215*09f455dcSMasahiro Yamada TYPE(PERIPHC_NOR, CLOCK_TYPE_PC2CC3M_T), 216*09f455dcSMasahiro Yamada TYPE(PERIPHC_CSITE, CLOCK_TYPE_PC2CC3M_T), 217*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2S0, CLOCK_TYPE_AXPT), 218*09f455dcSMasahiro Yamada TYPE(PERIPHC_DTV, CLOCK_TYPE_NONE), 219*09f455dcSMasahiro Yamada 220*09f455dcSMasahiro Yamada /* 0x38 */ 221*09f455dcSMasahiro Yamada TYPE(PERIPHC_38h, CLOCK_TYPE_NONE), 222*09f455dcSMasahiro Yamada TYPE(PERIPHC_39h, CLOCK_TYPE_NONE), 223*09f455dcSMasahiro Yamada TYPE(PERIPHC_3ah, CLOCK_TYPE_NONE), 224*09f455dcSMasahiro Yamada TYPE(PERIPHC_3bh, CLOCK_TYPE_NONE), 225*09f455dcSMasahiro Yamada TYPE(PERIPHC_MSENC, CLOCK_TYPE_MC2CC3P_A), 226*09f455dcSMasahiro Yamada TYPE(PERIPHC_TSEC, CLOCK_TYPE_PC2CC3M_T), 227*09f455dcSMasahiro Yamada TYPE(PERIPHC_3eh, CLOCK_TYPE_NONE), 228*09f455dcSMasahiro Yamada TYPE(PERIPHC_OSC, CLOCK_TYPE_NONE), 229*09f455dcSMasahiro Yamada 230*09f455dcSMasahiro Yamada /* 0x40 */ 231*09f455dcSMasahiro Yamada TYPE(PERIPHC_40h, CLOCK_TYPE_NONE), /* start with 0x3b0 */ 232*09f455dcSMasahiro Yamada TYPE(PERIPHC_MSELECT, CLOCK_TYPE_PC2CC3M_T), 233*09f455dcSMasahiro Yamada TYPE(PERIPHC_TSENSOR, CLOCK_TYPE_PC2CC3T_S), 234*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2S3, CLOCK_TYPE_AXPT), 235*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2S4, CLOCK_TYPE_AXPT), 236*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2C4, CLOCK_TYPE_PC2CC3M_T16), 237*09f455dcSMasahiro Yamada TYPE(PERIPHC_SBC5, CLOCK_TYPE_PC2CC3M_T), 238*09f455dcSMasahiro Yamada TYPE(PERIPHC_SBC6, CLOCK_TYPE_PC2CC3M_T), 239*09f455dcSMasahiro Yamada 240*09f455dcSMasahiro Yamada /* 0x48 */ 241*09f455dcSMasahiro Yamada TYPE(PERIPHC_AUDIO, CLOCK_TYPE_AC2CC3P_TS2), 242*09f455dcSMasahiro Yamada TYPE(PERIPHC_49h, CLOCK_TYPE_NONE), 243*09f455dcSMasahiro Yamada TYPE(PERIPHC_DAM0, CLOCK_TYPE_AC2CC3P_TS2), 244*09f455dcSMasahiro Yamada TYPE(PERIPHC_DAM1, CLOCK_TYPE_AC2CC3P_TS2), 245*09f455dcSMasahiro Yamada TYPE(PERIPHC_DAM2, CLOCK_TYPE_AC2CC3P_TS2), 246*09f455dcSMasahiro Yamada TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PC2CC3M_T), 247*09f455dcSMasahiro Yamada TYPE(PERIPHC_ACTMON, CLOCK_TYPE_PC2CC3S_T), 248*09f455dcSMasahiro Yamada TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE), 249*09f455dcSMasahiro Yamada 250*09f455dcSMasahiro Yamada /* 0x50 */ 251*09f455dcSMasahiro Yamada TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE), 252*09f455dcSMasahiro Yamada TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE), 253*09f455dcSMasahiro Yamada TYPE(PERIPHC_52h, CLOCK_TYPE_NONE), 254*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2CSLOW, CLOCK_TYPE_PC2CC3S_T), 255*09f455dcSMasahiro Yamada TYPE(PERIPHC_SYS, CLOCK_TYPE_NONE), 256*09f455dcSMasahiro Yamada TYPE(PERIPHC_55h, CLOCK_TYPE_NONE), 257*09f455dcSMasahiro Yamada TYPE(PERIPHC_56h, CLOCK_TYPE_NONE), 258*09f455dcSMasahiro Yamada TYPE(PERIPHC_57h, CLOCK_TYPE_NONE), 259*09f455dcSMasahiro Yamada 260*09f455dcSMasahiro Yamada /* 0x58 */ 261*09f455dcSMasahiro Yamada TYPE(PERIPHC_58h, CLOCK_TYPE_NONE), 262*09f455dcSMasahiro Yamada TYPE(PERIPHC_59h, CLOCK_TYPE_NONE), 263*09f455dcSMasahiro Yamada TYPE(PERIPHC_5ah, CLOCK_TYPE_NONE), 264*09f455dcSMasahiro Yamada TYPE(PERIPHC_5bh, CLOCK_TYPE_NONE), 265*09f455dcSMasahiro Yamada TYPE(PERIPHC_SATAOOB, CLOCK_TYPE_PCMT), 266*09f455dcSMasahiro Yamada TYPE(PERIPHC_SATA, CLOCK_TYPE_PCMT), 267*09f455dcSMasahiro Yamada TYPE(PERIPHC_HDA, CLOCK_TYPE_PC2CC3M_T), 268*09f455dcSMasahiro Yamada TYPE(PERIPHC_5fh, CLOCK_TYPE_NONE), 269*09f455dcSMasahiro Yamada 270*09f455dcSMasahiro Yamada /* 0x60 */ 271*09f455dcSMasahiro Yamada TYPE(PERIPHC_XUSB_CORE_HOST, CLOCK_TYPE_NONE), 272*09f455dcSMasahiro Yamada TYPE(PERIPHC_XUSB_FALCON, CLOCK_TYPE_NONE), 273*09f455dcSMasahiro Yamada TYPE(PERIPHC_XUSB_FS, CLOCK_TYPE_NONE), 274*09f455dcSMasahiro Yamada TYPE(PERIPHC_XUSB_CORE_DEV, CLOCK_TYPE_NONE), 275*09f455dcSMasahiro Yamada TYPE(PERIPHC_XUSB_SS, CLOCK_TYPE_NONE), 276*09f455dcSMasahiro Yamada TYPE(PERIPHC_CILAB, CLOCK_TYPE_NONE), 277*09f455dcSMasahiro Yamada TYPE(PERIPHC_CILCD, CLOCK_TYPE_NONE), 278*09f455dcSMasahiro Yamada TYPE(PERIPHC_CILE, CLOCK_TYPE_NONE), 279*09f455dcSMasahiro Yamada 280*09f455dcSMasahiro Yamada /* 0x68 */ 281*09f455dcSMasahiro Yamada TYPE(PERIPHC_DSIA_LP, CLOCK_TYPE_NONE), 282*09f455dcSMasahiro Yamada TYPE(PERIPHC_DSIB_LP, CLOCK_TYPE_NONE), 283*09f455dcSMasahiro Yamada TYPE(PERIPHC_ENTROPY, CLOCK_TYPE_NONE), 284*09f455dcSMasahiro Yamada TYPE(PERIPHC_DVFS_REF, CLOCK_TYPE_NONE), 285*09f455dcSMasahiro Yamada TYPE(PERIPHC_DVFS_SOC, CLOCK_TYPE_NONE), 286*09f455dcSMasahiro Yamada TYPE(PERIPHC_TRACECLKIN, CLOCK_TYPE_NONE), 287*09f455dcSMasahiro Yamada TYPE(PERIPHC_ADX0, CLOCK_TYPE_NONE), 288*09f455dcSMasahiro Yamada TYPE(PERIPHC_AMX0, CLOCK_TYPE_NONE), 289*09f455dcSMasahiro Yamada 290*09f455dcSMasahiro Yamada /* 0x70 */ 291*09f455dcSMasahiro Yamada TYPE(PERIPHC_EMC_LATENCY, CLOCK_TYPE_NONE), 292*09f455dcSMasahiro Yamada TYPE(PERIPHC_SOC_THERM, CLOCK_TYPE_NONE), 293*09f455dcSMasahiro Yamada TYPE(PERIPHC_72h, CLOCK_TYPE_NONE), 294*09f455dcSMasahiro Yamada TYPE(PERIPHC_73h, CLOCK_TYPE_NONE), 295*09f455dcSMasahiro Yamada TYPE(PERIPHC_74h, CLOCK_TYPE_NONE), 296*09f455dcSMasahiro Yamada TYPE(PERIPHC_75h, CLOCK_TYPE_NONE), 297*09f455dcSMasahiro Yamada TYPE(PERIPHC_VI_SENSOR2, CLOCK_TYPE_NONE), 298*09f455dcSMasahiro Yamada TYPE(PERIPHC_I2C6, CLOCK_TYPE_PC2CC3M_T16), 299*09f455dcSMasahiro Yamada 300*09f455dcSMasahiro Yamada /* 0x78 */ 301*09f455dcSMasahiro Yamada TYPE(PERIPHC_78h, CLOCK_TYPE_NONE), 302*09f455dcSMasahiro Yamada TYPE(PERIPHC_EMC_DLL, CLOCK_TYPE_MCPTM2C2C3), 303*09f455dcSMasahiro Yamada TYPE(PERIPHC_HDMI_AUDIO, CLOCK_TYPE_NONE), 304*09f455dcSMasahiro Yamada TYPE(PERIPHC_CLK72MHZ, CLOCK_TYPE_NONE), 305*09f455dcSMasahiro Yamada TYPE(PERIPHC_ADX1, CLOCK_TYPE_AC2CC3P_TS2), 306*09f455dcSMasahiro Yamada TYPE(PERIPHC_AMX1, CLOCK_TYPE_AC2CC3P_TS2), 307*09f455dcSMasahiro Yamada TYPE(PERIPHC_VIC, CLOCK_TYPE_NONE), 308*09f455dcSMasahiro Yamada TYPE(PERIPHC_7Fh, CLOCK_TYPE_NONE), 309*09f455dcSMasahiro Yamada }; 310*09f455dcSMasahiro Yamada 311*09f455dcSMasahiro Yamada /* 312*09f455dcSMasahiro Yamada * This array translates a periph_id to a periphc_internal_id 313*09f455dcSMasahiro Yamada * 314*09f455dcSMasahiro Yamada * Not present/matched up: 315*09f455dcSMasahiro Yamada * uint vi_sensor; _VI_SENSOR_0, 0x1A8 316*09f455dcSMasahiro Yamada * SPDIF - which is both 0x08 and 0x0c 317*09f455dcSMasahiro Yamada * 318*09f455dcSMasahiro Yamada */ 319*09f455dcSMasahiro Yamada #define NONE(name) (-1) 320*09f455dcSMasahiro Yamada #define OFFSET(name, value) PERIPHC_ ## name 321*09f455dcSMasahiro Yamada static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = { 322*09f455dcSMasahiro Yamada /* Low word: 31:0 */ 323*09f455dcSMasahiro Yamada NONE(CPU), 324*09f455dcSMasahiro Yamada NONE(COP), 325*09f455dcSMasahiro Yamada NONE(TRIGSYS), 326*09f455dcSMasahiro Yamada NONE(ISPB), 327*09f455dcSMasahiro Yamada NONE(RESERVED4), 328*09f455dcSMasahiro Yamada NONE(TMR), 329*09f455dcSMasahiro Yamada PERIPHC_UART1, 330*09f455dcSMasahiro Yamada PERIPHC_UART2, /* and vfir 0x68 */ 331*09f455dcSMasahiro Yamada 332*09f455dcSMasahiro Yamada /* 8 */ 333*09f455dcSMasahiro Yamada NONE(GPIO), 334*09f455dcSMasahiro Yamada PERIPHC_SDMMC2, 335*09f455dcSMasahiro Yamada PERIPHC_SPDIF_IN, 336*09f455dcSMasahiro Yamada PERIPHC_I2S1, 337*09f455dcSMasahiro Yamada PERIPHC_I2C1, 338*09f455dcSMasahiro Yamada NONE(RESERVED13), 339*09f455dcSMasahiro Yamada PERIPHC_SDMMC1, 340*09f455dcSMasahiro Yamada PERIPHC_SDMMC4, 341*09f455dcSMasahiro Yamada 342*09f455dcSMasahiro Yamada /* 16 */ 343*09f455dcSMasahiro Yamada NONE(TCW), 344*09f455dcSMasahiro Yamada PERIPHC_PWM, 345*09f455dcSMasahiro Yamada PERIPHC_I2S2, 346*09f455dcSMasahiro Yamada NONE(RESERVED19), 347*09f455dcSMasahiro Yamada PERIPHC_VI, 348*09f455dcSMasahiro Yamada NONE(RESERVED21), 349*09f455dcSMasahiro Yamada NONE(USBD), 350*09f455dcSMasahiro Yamada NONE(ISP), 351*09f455dcSMasahiro Yamada 352*09f455dcSMasahiro Yamada /* 24 */ 353*09f455dcSMasahiro Yamada NONE(RESERVED24), 354*09f455dcSMasahiro Yamada NONE(RESERVED25), 355*09f455dcSMasahiro Yamada PERIPHC_DISP2, 356*09f455dcSMasahiro Yamada PERIPHC_DISP1, 357*09f455dcSMasahiro Yamada PERIPHC_HOST1X, 358*09f455dcSMasahiro Yamada NONE(VCP), 359*09f455dcSMasahiro Yamada PERIPHC_I2S0, 360*09f455dcSMasahiro Yamada NONE(CACHE2), 361*09f455dcSMasahiro Yamada 362*09f455dcSMasahiro Yamada /* Middle word: 63:32 */ 363*09f455dcSMasahiro Yamada NONE(MEM), 364*09f455dcSMasahiro Yamada NONE(AHBDMA), 365*09f455dcSMasahiro Yamada NONE(APBDMA), 366*09f455dcSMasahiro Yamada NONE(RESERVED35), 367*09f455dcSMasahiro Yamada NONE(RESERVED36), 368*09f455dcSMasahiro Yamada NONE(STAT_MON), 369*09f455dcSMasahiro Yamada NONE(RESERVED38), 370*09f455dcSMasahiro Yamada NONE(FUSE), 371*09f455dcSMasahiro Yamada 372*09f455dcSMasahiro Yamada /* 40 */ 373*09f455dcSMasahiro Yamada NONE(KFUSE), 374*09f455dcSMasahiro Yamada PERIPHC_SBC1, /* SBCx = SPIx */ 375*09f455dcSMasahiro Yamada PERIPHC_NOR, 376*09f455dcSMasahiro Yamada NONE(RESERVED43), 377*09f455dcSMasahiro Yamada PERIPHC_SBC2, 378*09f455dcSMasahiro Yamada NONE(XIO), 379*09f455dcSMasahiro Yamada PERIPHC_SBC3, 380*09f455dcSMasahiro Yamada PERIPHC_I2C5, 381*09f455dcSMasahiro Yamada 382*09f455dcSMasahiro Yamada /* 48 */ 383*09f455dcSMasahiro Yamada NONE(DSI), 384*09f455dcSMasahiro Yamada NONE(RESERVED49), 385*09f455dcSMasahiro Yamada PERIPHC_HSI, 386*09f455dcSMasahiro Yamada PERIPHC_HDMI, 387*09f455dcSMasahiro Yamada NONE(CSI), 388*09f455dcSMasahiro Yamada NONE(RESERVED53), 389*09f455dcSMasahiro Yamada PERIPHC_I2C2, 390*09f455dcSMasahiro Yamada PERIPHC_UART3, 391*09f455dcSMasahiro Yamada 392*09f455dcSMasahiro Yamada /* 56 */ 393*09f455dcSMasahiro Yamada NONE(MIPI_CAL), 394*09f455dcSMasahiro Yamada PERIPHC_EMC, 395*09f455dcSMasahiro Yamada NONE(USB2), 396*09f455dcSMasahiro Yamada NONE(USB3), 397*09f455dcSMasahiro Yamada NONE(RESERVED60), 398*09f455dcSMasahiro Yamada PERIPHC_VDE, 399*09f455dcSMasahiro Yamada NONE(BSEA), 400*09f455dcSMasahiro Yamada NONE(BSEV), 401*09f455dcSMasahiro Yamada 402*09f455dcSMasahiro Yamada /* Upper word 95:64 */ 403*09f455dcSMasahiro Yamada NONE(RESERVED64), 404*09f455dcSMasahiro Yamada PERIPHC_UART4, 405*09f455dcSMasahiro Yamada PERIPHC_UART5, 406*09f455dcSMasahiro Yamada PERIPHC_I2C3, 407*09f455dcSMasahiro Yamada PERIPHC_SBC4, 408*09f455dcSMasahiro Yamada PERIPHC_SDMMC3, 409*09f455dcSMasahiro Yamada NONE(PCIE), 410*09f455dcSMasahiro Yamada PERIPHC_OWR, 411*09f455dcSMasahiro Yamada 412*09f455dcSMasahiro Yamada /* 72 */ 413*09f455dcSMasahiro Yamada NONE(AFI), 414*09f455dcSMasahiro Yamada PERIPHC_CSITE, 415*09f455dcSMasahiro Yamada NONE(PCIEXCLK), 416*09f455dcSMasahiro Yamada NONE(AVPUCQ), 417*09f455dcSMasahiro Yamada NONE(LA), 418*09f455dcSMasahiro Yamada NONE(TRACECLKIN), 419*09f455dcSMasahiro Yamada NONE(SOC_THERM), 420*09f455dcSMasahiro Yamada NONE(DTV), 421*09f455dcSMasahiro Yamada 422*09f455dcSMasahiro Yamada /* 80 */ 423*09f455dcSMasahiro Yamada NONE(RESERVED80), 424*09f455dcSMasahiro Yamada PERIPHC_I2CSLOW, 425*09f455dcSMasahiro Yamada NONE(DSIB), 426*09f455dcSMasahiro Yamada PERIPHC_TSEC, 427*09f455dcSMasahiro Yamada NONE(RESERVED84), 428*09f455dcSMasahiro Yamada NONE(RESERVED85), 429*09f455dcSMasahiro Yamada NONE(RESERVED86), 430*09f455dcSMasahiro Yamada NONE(EMUCIF), 431*09f455dcSMasahiro Yamada 432*09f455dcSMasahiro Yamada /* 88 */ 433*09f455dcSMasahiro Yamada NONE(RESERVED88), 434*09f455dcSMasahiro Yamada NONE(XUSB_HOST), 435*09f455dcSMasahiro Yamada NONE(RESERVED90), 436*09f455dcSMasahiro Yamada PERIPHC_MSENC, 437*09f455dcSMasahiro Yamada NONE(RESERVED92), 438*09f455dcSMasahiro Yamada NONE(RESERVED93), 439*09f455dcSMasahiro Yamada NONE(RESERVED94), 440*09f455dcSMasahiro Yamada NONE(XUSB_DEV), 441*09f455dcSMasahiro Yamada 442*09f455dcSMasahiro Yamada /* V word: 31:0 */ 443*09f455dcSMasahiro Yamada NONE(CPUG), 444*09f455dcSMasahiro Yamada NONE(CPULP), 445*09f455dcSMasahiro Yamada NONE(V_RESERVED2), 446*09f455dcSMasahiro Yamada PERIPHC_MSELECT, 447*09f455dcSMasahiro Yamada NONE(V_RESERVED4), 448*09f455dcSMasahiro Yamada PERIPHC_I2S3, 449*09f455dcSMasahiro Yamada PERIPHC_I2S4, 450*09f455dcSMasahiro Yamada PERIPHC_I2C4, 451*09f455dcSMasahiro Yamada 452*09f455dcSMasahiro Yamada /* 104 */ 453*09f455dcSMasahiro Yamada PERIPHC_SBC5, 454*09f455dcSMasahiro Yamada PERIPHC_SBC6, 455*09f455dcSMasahiro Yamada PERIPHC_AUDIO, 456*09f455dcSMasahiro Yamada NONE(APBIF), 457*09f455dcSMasahiro Yamada PERIPHC_DAM0, 458*09f455dcSMasahiro Yamada PERIPHC_DAM1, 459*09f455dcSMasahiro Yamada PERIPHC_DAM2, 460*09f455dcSMasahiro Yamada PERIPHC_HDA2CODEC2X, 461*09f455dcSMasahiro Yamada 462*09f455dcSMasahiro Yamada /* 112 */ 463*09f455dcSMasahiro Yamada NONE(ATOMICS), 464*09f455dcSMasahiro Yamada NONE(V_RESERVED17), 465*09f455dcSMasahiro Yamada NONE(V_RESERVED18), 466*09f455dcSMasahiro Yamada NONE(V_RESERVED19), 467*09f455dcSMasahiro Yamada NONE(V_RESERVED20), 468*09f455dcSMasahiro Yamada NONE(V_RESERVED21), 469*09f455dcSMasahiro Yamada NONE(V_RESERVED22), 470*09f455dcSMasahiro Yamada PERIPHC_ACTMON, 471*09f455dcSMasahiro Yamada 472*09f455dcSMasahiro Yamada /* 120 */ 473*09f455dcSMasahiro Yamada NONE(EXTPERIPH1), 474*09f455dcSMasahiro Yamada NONE(EXTPERIPH2), 475*09f455dcSMasahiro Yamada NONE(EXTPERIPH3), 476*09f455dcSMasahiro Yamada NONE(OOB), 477*09f455dcSMasahiro Yamada PERIPHC_SATA, 478*09f455dcSMasahiro Yamada PERIPHC_HDA, 479*09f455dcSMasahiro Yamada NONE(TZRAM), 480*09f455dcSMasahiro Yamada NONE(SE), 481*09f455dcSMasahiro Yamada 482*09f455dcSMasahiro Yamada /* W word: 31:0 */ 483*09f455dcSMasahiro Yamada NONE(HDA2HDMICODEC), 484*09f455dcSMasahiro Yamada NONE(SATACOLD), 485*09f455dcSMasahiro Yamada NONE(W_RESERVED2), 486*09f455dcSMasahiro Yamada NONE(W_RESERVED3), 487*09f455dcSMasahiro Yamada NONE(W_RESERVED4), 488*09f455dcSMasahiro Yamada NONE(W_RESERVED5), 489*09f455dcSMasahiro Yamada NONE(W_RESERVED6), 490*09f455dcSMasahiro Yamada NONE(W_RESERVED7), 491*09f455dcSMasahiro Yamada 492*09f455dcSMasahiro Yamada /* 136 */ 493*09f455dcSMasahiro Yamada NONE(CEC), 494*09f455dcSMasahiro Yamada NONE(W_RESERVED9), 495*09f455dcSMasahiro Yamada NONE(W_RESERVED10), 496*09f455dcSMasahiro Yamada NONE(W_RESERVED11), 497*09f455dcSMasahiro Yamada NONE(W_RESERVED12), 498*09f455dcSMasahiro Yamada NONE(W_RESERVED13), 499*09f455dcSMasahiro Yamada NONE(XUSB_PADCTL), 500*09f455dcSMasahiro Yamada NONE(W_RESERVED15), 501*09f455dcSMasahiro Yamada 502*09f455dcSMasahiro Yamada /* 144 */ 503*09f455dcSMasahiro Yamada NONE(W_RESERVED16), 504*09f455dcSMasahiro Yamada NONE(W_RESERVED17), 505*09f455dcSMasahiro Yamada NONE(W_RESERVED18), 506*09f455dcSMasahiro Yamada NONE(W_RESERVED19), 507*09f455dcSMasahiro Yamada NONE(W_RESERVED20), 508*09f455dcSMasahiro Yamada NONE(ENTROPY), 509*09f455dcSMasahiro Yamada NONE(DDS), 510*09f455dcSMasahiro Yamada NONE(W_RESERVED23), 511*09f455dcSMasahiro Yamada 512*09f455dcSMasahiro Yamada /* 152 */ 513*09f455dcSMasahiro Yamada NONE(DP2), 514*09f455dcSMasahiro Yamada NONE(AMX0), 515*09f455dcSMasahiro Yamada NONE(ADX0), 516*09f455dcSMasahiro Yamada NONE(DVFS), 517*09f455dcSMasahiro Yamada NONE(XUSB_SS), 518*09f455dcSMasahiro Yamada NONE(W_RESERVED29), 519*09f455dcSMasahiro Yamada NONE(W_RESERVED30), 520*09f455dcSMasahiro Yamada NONE(W_RESERVED31), 521*09f455dcSMasahiro Yamada 522*09f455dcSMasahiro Yamada /* X word: 31:0 */ 523*09f455dcSMasahiro Yamada NONE(SPARE), 524*09f455dcSMasahiro Yamada NONE(X_RESERVED1), 525*09f455dcSMasahiro Yamada NONE(X_RESERVED2), 526*09f455dcSMasahiro Yamada NONE(X_RESERVED3), 527*09f455dcSMasahiro Yamada NONE(CAM_MCLK), 528*09f455dcSMasahiro Yamada NONE(CAM_MCLK2), 529*09f455dcSMasahiro Yamada PERIPHC_I2C6, 530*09f455dcSMasahiro Yamada NONE(X_RESERVED7), 531*09f455dcSMasahiro Yamada 532*09f455dcSMasahiro Yamada /* 168 */ 533*09f455dcSMasahiro Yamada NONE(X_RESERVED8), 534*09f455dcSMasahiro Yamada NONE(X_RESERVED9), 535*09f455dcSMasahiro Yamada NONE(X_RESERVED10), 536*09f455dcSMasahiro Yamada NONE(VIM2_CLK), 537*09f455dcSMasahiro Yamada NONE(X_RESERVED12), 538*09f455dcSMasahiro Yamada NONE(X_RESERVED13), 539*09f455dcSMasahiro Yamada NONE(EMC_DLL), 540*09f455dcSMasahiro Yamada NONE(X_RESERVED15), 541*09f455dcSMasahiro Yamada 542*09f455dcSMasahiro Yamada /* 176 */ 543*09f455dcSMasahiro Yamada NONE(HDMI_AUDIO), 544*09f455dcSMasahiro Yamada NONE(CLK72MHZ), 545*09f455dcSMasahiro Yamada NONE(VIC), 546*09f455dcSMasahiro Yamada NONE(X_RESERVED19), 547*09f455dcSMasahiro Yamada NONE(ADX1), 548*09f455dcSMasahiro Yamada NONE(DPAUX), 549*09f455dcSMasahiro Yamada NONE(SOR0), 550*09f455dcSMasahiro Yamada NONE(X_RESERVED23), 551*09f455dcSMasahiro Yamada 552*09f455dcSMasahiro Yamada /* 184 */ 553*09f455dcSMasahiro Yamada NONE(GPU), 554*09f455dcSMasahiro Yamada NONE(AMX1), 555*09f455dcSMasahiro Yamada NONE(X_RESERVED26), 556*09f455dcSMasahiro Yamada NONE(X_RESERVED27), 557*09f455dcSMasahiro Yamada NONE(X_RESERVED28), 558*09f455dcSMasahiro Yamada NONE(X_RESERVED29), 559*09f455dcSMasahiro Yamada NONE(X_RESERVED30), 560*09f455dcSMasahiro Yamada NONE(X_RESERVED31), 561*09f455dcSMasahiro Yamada }; 562*09f455dcSMasahiro Yamada 563*09f455dcSMasahiro Yamada /* 564*09f455dcSMasahiro Yamada * Get the oscillator frequency, from the corresponding hardware configuration 565*09f455dcSMasahiro Yamada * field. Note that Tegra30+ support 3 new higher freqs, but we map back 566*09f455dcSMasahiro Yamada * to the old T20 freqs. Support for the higher oscillators is TBD. 567*09f455dcSMasahiro Yamada */ 568*09f455dcSMasahiro Yamada enum clock_osc_freq clock_get_osc_freq(void) 569*09f455dcSMasahiro Yamada { 570*09f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = 571*09f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 572*09f455dcSMasahiro Yamada u32 reg; 573*09f455dcSMasahiro Yamada 574*09f455dcSMasahiro Yamada reg = readl(&clkrst->crc_osc_ctrl); 575*09f455dcSMasahiro Yamada reg = (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT; 576*09f455dcSMasahiro Yamada 577*09f455dcSMasahiro Yamada if (reg & 1) /* one of the newer freqs */ 578*09f455dcSMasahiro Yamada printf("Warning: OSC_FREQ is unsupported! (%d)\n", reg); 579*09f455dcSMasahiro Yamada 580*09f455dcSMasahiro Yamada return reg >> 2; /* Map to most common (T20) freqs */ 581*09f455dcSMasahiro Yamada } 582*09f455dcSMasahiro Yamada 583*09f455dcSMasahiro Yamada /* Returns a pointer to the clock source register for a peripheral */ 584*09f455dcSMasahiro Yamada u32 *get_periph_source_reg(enum periph_id periph_id) 585*09f455dcSMasahiro Yamada { 586*09f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = 587*09f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 588*09f455dcSMasahiro Yamada enum periphc_internal_id internal_id; 589*09f455dcSMasahiro Yamada 590*09f455dcSMasahiro Yamada /* Coresight is a special case */ 591*09f455dcSMasahiro Yamada if (periph_id == PERIPH_ID_CSI) 592*09f455dcSMasahiro Yamada return &clkrst->crc_clk_src[PERIPH_ID_CSI+1]; 593*09f455dcSMasahiro Yamada 594*09f455dcSMasahiro Yamada assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT); 595*09f455dcSMasahiro Yamada internal_id = periph_id_to_internal_id[periph_id]; 596*09f455dcSMasahiro Yamada assert(internal_id != -1); 597*09f455dcSMasahiro Yamada if (internal_id >= PERIPHC_VW_FIRST) { 598*09f455dcSMasahiro Yamada internal_id -= PERIPHC_VW_FIRST; 599*09f455dcSMasahiro Yamada return &clkrst->crc_clk_src_vw[internal_id]; 600*09f455dcSMasahiro Yamada } else { 601*09f455dcSMasahiro Yamada return &clkrst->crc_clk_src[internal_id]; 602*09f455dcSMasahiro Yamada } 603*09f455dcSMasahiro Yamada } 604*09f455dcSMasahiro Yamada 605*09f455dcSMasahiro Yamada /** 606*09f455dcSMasahiro Yamada * Given a peripheral ID and the required source clock, this returns which 607*09f455dcSMasahiro Yamada * value should be programmed into the source mux for that peripheral. 608*09f455dcSMasahiro Yamada * 609*09f455dcSMasahiro Yamada * There is special code here to handle the one source type with 5 sources. 610*09f455dcSMasahiro Yamada * 611*09f455dcSMasahiro Yamada * @param periph_id peripheral to start 612*09f455dcSMasahiro Yamada * @param source PLL id of required parent clock 613*09f455dcSMasahiro Yamada * @param mux_bits Set to number of bits in mux register: 2 or 4 614*09f455dcSMasahiro Yamada * @param divider_bits Set to number of divider bits (8 or 16) 615*09f455dcSMasahiro Yamada * @return mux value (0-4, or -1 if not found) 616*09f455dcSMasahiro Yamada */ 617*09f455dcSMasahiro Yamada int get_periph_clock_source(enum periph_id periph_id, 618*09f455dcSMasahiro Yamada enum clock_id parent, int *mux_bits, int *divider_bits) 619*09f455dcSMasahiro Yamada { 620*09f455dcSMasahiro Yamada enum clock_type_id type; 621*09f455dcSMasahiro Yamada enum periphc_internal_id internal_id; 622*09f455dcSMasahiro Yamada int mux; 623*09f455dcSMasahiro Yamada 624*09f455dcSMasahiro Yamada assert(clock_periph_id_isvalid(periph_id)); 625*09f455dcSMasahiro Yamada 626*09f455dcSMasahiro Yamada internal_id = periph_id_to_internal_id[periph_id]; 627*09f455dcSMasahiro Yamada assert(periphc_internal_id_isvalid(internal_id)); 628*09f455dcSMasahiro Yamada 629*09f455dcSMasahiro Yamada type = clock_periph_type[internal_id]; 630*09f455dcSMasahiro Yamada assert(clock_type_id_isvalid(type)); 631*09f455dcSMasahiro Yamada 632*09f455dcSMasahiro Yamada *mux_bits = clock_source[type][CLOCK_MAX_MUX]; 633*09f455dcSMasahiro Yamada 634*09f455dcSMasahiro Yamada if (type == CLOCK_TYPE_PC2CC3M_T16) 635*09f455dcSMasahiro Yamada *divider_bits = 16; 636*09f455dcSMasahiro Yamada else 637*09f455dcSMasahiro Yamada *divider_bits = 8; 638*09f455dcSMasahiro Yamada 639*09f455dcSMasahiro Yamada for (mux = 0; mux < CLOCK_MAX_MUX; mux++) 640*09f455dcSMasahiro Yamada if (clock_source[type][mux] == parent) 641*09f455dcSMasahiro Yamada return mux; 642*09f455dcSMasahiro Yamada 643*09f455dcSMasahiro Yamada /* if we get here, either us or the caller has made a mistake */ 644*09f455dcSMasahiro Yamada printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id, 645*09f455dcSMasahiro Yamada parent); 646*09f455dcSMasahiro Yamada return -1; 647*09f455dcSMasahiro Yamada } 648*09f455dcSMasahiro Yamada 649*09f455dcSMasahiro Yamada void clock_set_enable(enum periph_id periph_id, int enable) 650*09f455dcSMasahiro Yamada { 651*09f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = 652*09f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 653*09f455dcSMasahiro Yamada u32 *clk; 654*09f455dcSMasahiro Yamada u32 reg; 655*09f455dcSMasahiro Yamada 656*09f455dcSMasahiro Yamada /* Enable/disable the clock to this peripheral */ 657*09f455dcSMasahiro Yamada assert(clock_periph_id_isvalid(periph_id)); 658*09f455dcSMasahiro Yamada if ((int)periph_id < (int)PERIPH_ID_VW_FIRST) 659*09f455dcSMasahiro Yamada clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)]; 660*09f455dcSMasahiro Yamada else 661*09f455dcSMasahiro Yamada clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)]; 662*09f455dcSMasahiro Yamada reg = readl(clk); 663*09f455dcSMasahiro Yamada if (enable) 664*09f455dcSMasahiro Yamada reg |= PERIPH_MASK(periph_id); 665*09f455dcSMasahiro Yamada else 666*09f455dcSMasahiro Yamada reg &= ~PERIPH_MASK(periph_id); 667*09f455dcSMasahiro Yamada writel(reg, clk); 668*09f455dcSMasahiro Yamada } 669*09f455dcSMasahiro Yamada 670*09f455dcSMasahiro Yamada void reset_set_enable(enum periph_id periph_id, int enable) 671*09f455dcSMasahiro Yamada { 672*09f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = 673*09f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 674*09f455dcSMasahiro Yamada u32 *reset; 675*09f455dcSMasahiro Yamada u32 reg; 676*09f455dcSMasahiro Yamada 677*09f455dcSMasahiro Yamada /* Enable/disable reset to the peripheral */ 678*09f455dcSMasahiro Yamada assert(clock_periph_id_isvalid(periph_id)); 679*09f455dcSMasahiro Yamada if (periph_id < PERIPH_ID_VW_FIRST) 680*09f455dcSMasahiro Yamada reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)]; 681*09f455dcSMasahiro Yamada else 682*09f455dcSMasahiro Yamada reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)]; 683*09f455dcSMasahiro Yamada reg = readl(reset); 684*09f455dcSMasahiro Yamada if (enable) 685*09f455dcSMasahiro Yamada reg |= PERIPH_MASK(periph_id); 686*09f455dcSMasahiro Yamada else 687*09f455dcSMasahiro Yamada reg &= ~PERIPH_MASK(periph_id); 688*09f455dcSMasahiro Yamada writel(reg, reset); 689*09f455dcSMasahiro Yamada } 690*09f455dcSMasahiro Yamada 691*09f455dcSMasahiro Yamada #ifdef CONFIG_OF_CONTROL 692*09f455dcSMasahiro Yamada /* 693*09f455dcSMasahiro Yamada * Convert a device tree clock ID to our peripheral ID. They are mostly 694*09f455dcSMasahiro Yamada * the same but we are very cautious so we check that a valid clock ID is 695*09f455dcSMasahiro Yamada * provided. 696*09f455dcSMasahiro Yamada * 697*09f455dcSMasahiro Yamada * @param clk_id Clock ID according to tegra124 device tree binding 698*09f455dcSMasahiro Yamada * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid 699*09f455dcSMasahiro Yamada */ 700*09f455dcSMasahiro Yamada enum periph_id clk_id_to_periph_id(int clk_id) 701*09f455dcSMasahiro Yamada { 702*09f455dcSMasahiro Yamada if (clk_id > PERIPH_ID_COUNT) 703*09f455dcSMasahiro Yamada return PERIPH_ID_NONE; 704*09f455dcSMasahiro Yamada 705*09f455dcSMasahiro Yamada switch (clk_id) { 706*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED4: 707*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED25: 708*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED35: 709*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED36: 710*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED38: 711*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED43: 712*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED49: 713*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED53: 714*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED64: 715*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED84: 716*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED85: 717*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED86: 718*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED88: 719*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED90: 720*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED92: 721*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED93: 722*09f455dcSMasahiro Yamada case PERIPH_ID_RESERVED94: 723*09f455dcSMasahiro Yamada case PERIPH_ID_V_RESERVED2: 724*09f455dcSMasahiro Yamada case PERIPH_ID_V_RESERVED4: 725*09f455dcSMasahiro Yamada case PERIPH_ID_V_RESERVED17: 726*09f455dcSMasahiro Yamada case PERIPH_ID_V_RESERVED18: 727*09f455dcSMasahiro Yamada case PERIPH_ID_V_RESERVED19: 728*09f455dcSMasahiro Yamada case PERIPH_ID_V_RESERVED20: 729*09f455dcSMasahiro Yamada case PERIPH_ID_V_RESERVED21: 730*09f455dcSMasahiro Yamada case PERIPH_ID_V_RESERVED22: 731*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED2: 732*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED3: 733*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED4: 734*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED5: 735*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED6: 736*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED7: 737*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED9: 738*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED10: 739*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED11: 740*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED12: 741*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED13: 742*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED15: 743*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED16: 744*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED17: 745*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED18: 746*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED19: 747*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED20: 748*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED23: 749*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED29: 750*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED30: 751*09f455dcSMasahiro Yamada case PERIPH_ID_W_RESERVED31: 752*09f455dcSMasahiro Yamada return PERIPH_ID_NONE; 753*09f455dcSMasahiro Yamada default: 754*09f455dcSMasahiro Yamada return clk_id; 755*09f455dcSMasahiro Yamada } 756*09f455dcSMasahiro Yamada } 757*09f455dcSMasahiro Yamada #endif /* CONFIG_OF_CONTROL */ 758*09f455dcSMasahiro Yamada 759*09f455dcSMasahiro Yamada void clock_early_init(void) 760*09f455dcSMasahiro Yamada { 761*09f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = 762*09f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 763*09f455dcSMasahiro Yamada 764*09f455dcSMasahiro Yamada tegra30_set_up_pllp(); 765*09f455dcSMasahiro Yamada 766*09f455dcSMasahiro Yamada /* 767*09f455dcSMasahiro Yamada * PLLC output frequency set to 600Mhz 768*09f455dcSMasahiro Yamada * PLLD output frequency set to 925Mhz 769*09f455dcSMasahiro Yamada */ 770*09f455dcSMasahiro Yamada switch (clock_get_osc_freq()) { 771*09f455dcSMasahiro Yamada case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */ 772*09f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_CGENERAL, 600, 12, 0, 8); 773*09f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_DISPLAY, 925, 12, 0, 12); 774*09f455dcSMasahiro Yamada break; 775*09f455dcSMasahiro Yamada 776*09f455dcSMasahiro Yamada case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */ 777*09f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8); 778*09f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_DISPLAY, 925, 26, 0, 12); 779*09f455dcSMasahiro Yamada break; 780*09f455dcSMasahiro Yamada 781*09f455dcSMasahiro Yamada case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */ 782*09f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8); 783*09f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_DISPLAY, 925, 13, 0, 12); 784*09f455dcSMasahiro Yamada break; 785*09f455dcSMasahiro Yamada case CLOCK_OSC_FREQ_19_2: 786*09f455dcSMasahiro Yamada default: 787*09f455dcSMasahiro Yamada /* 788*09f455dcSMasahiro Yamada * These are not supported. It is too early to print a 789*09f455dcSMasahiro Yamada * message and the UART likely won't work anyway due to the 790*09f455dcSMasahiro Yamada * oscillator being wrong. 791*09f455dcSMasahiro Yamada */ 792*09f455dcSMasahiro Yamada break; 793*09f455dcSMasahiro Yamada } 794*09f455dcSMasahiro Yamada 795*09f455dcSMasahiro Yamada /* PLLC_MISC2: Set dynramp_stepA/B. MISC2 maps to pll_out[1] */ 796*09f455dcSMasahiro Yamada writel(0x00561600, &clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_out[1]); 797*09f455dcSMasahiro Yamada 798*09f455dcSMasahiro Yamada /* PLLC_MISC: Set LOCK_ENABLE */ 799*09f455dcSMasahiro Yamada writel(0x01000000, &clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc); 800*09f455dcSMasahiro Yamada udelay(2); 801*09f455dcSMasahiro Yamada 802*09f455dcSMasahiro Yamada /* PLLD_MISC: Set CLKENABLE, CPCON 12, LFCON 1 */ 803*09f455dcSMasahiro Yamada writel(0x40000C10, &clkrst->crc_pll[CLOCK_ID_DISPLAY].pll_misc); 804*09f455dcSMasahiro Yamada udelay(2); 805*09f455dcSMasahiro Yamada } 806*09f455dcSMasahiro Yamada 807*09f455dcSMasahiro Yamada void arch_timer_init(void) 808*09f455dcSMasahiro Yamada { 809*09f455dcSMasahiro Yamada struct sysctr_ctlr *sysctr = (struct sysctr_ctlr *)NV_PA_TSC_BASE; 810*09f455dcSMasahiro Yamada u32 freq, val; 811*09f455dcSMasahiro Yamada 812*09f455dcSMasahiro Yamada freq = clock_get_rate(CLOCK_ID_OSC); 813*09f455dcSMasahiro Yamada debug("%s: osc freq is %dHz [0x%08X]\n", __func__, freq, freq); 814*09f455dcSMasahiro Yamada 815*09f455dcSMasahiro Yamada /* ARM CNTFRQ */ 816*09f455dcSMasahiro Yamada asm("mcr p15, 0, %0, c14, c0, 0\n" : : "r" (freq)); 817*09f455dcSMasahiro Yamada 818*09f455dcSMasahiro Yamada /* Only Tegra114+ has the System Counter regs */ 819*09f455dcSMasahiro Yamada debug("%s: setting CNTFID0 to 0x%08X\n", __func__, freq); 820*09f455dcSMasahiro Yamada writel(freq, &sysctr->cntfid0); 821*09f455dcSMasahiro Yamada 822*09f455dcSMasahiro Yamada val = readl(&sysctr->cntcr); 823*09f455dcSMasahiro Yamada val |= TSC_CNTCR_ENABLE | TSC_CNTCR_HDBG; 824*09f455dcSMasahiro Yamada writel(val, &sysctr->cntcr); 825*09f455dcSMasahiro Yamada debug("%s: TSC CNTCR = 0x%08X\n", __func__, val); 826*09f455dcSMasahiro Yamada } 827*09f455dcSMasahiro Yamada 828*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL 0x68 829*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL_SSCINCINTR(x) (((x) & 0x3f) << 24) 830*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL_SSCINC(x) (((x) & 0xff) << 16) 831*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL_SSCINVERT (1 << 15) 832*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL_SSCCENTER (1 << 14) 833*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL_SSCBYP (1 << 12) 834*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL_INTERP_RESET (1 << 11) 835*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL_BYPASS_SS (1 << 10) 836*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL_SSCMAX(x) (((x) & 0x1ff) << 0) 837*09f455dcSMasahiro Yamada 838*09f455dcSMasahiro Yamada #define PLLE_BASE 0x0e8 839*09f455dcSMasahiro Yamada #define PLLE_BASE_ENABLE (1 << 30) 840*09f455dcSMasahiro Yamada #define PLLE_BASE_LOCK_OVERRIDE (1 << 29) 841*09f455dcSMasahiro Yamada #define PLLE_BASE_PLDIV_CML(x) (((x) & 0xf) << 24) 842*09f455dcSMasahiro Yamada #define PLLE_BASE_NDIV(x) (((x) & 0xff) << 8) 843*09f455dcSMasahiro Yamada #define PLLE_BASE_MDIV(x) (((x) & 0xff) << 0) 844*09f455dcSMasahiro Yamada 845*09f455dcSMasahiro Yamada #define PLLE_MISC 0x0ec 846*09f455dcSMasahiro Yamada #define PLLE_MISC_IDDQ_SWCTL (1 << 14) 847*09f455dcSMasahiro Yamada #define PLLE_MISC_IDDQ_OVERRIDE (1 << 13) 848*09f455dcSMasahiro Yamada #define PLLE_MISC_LOCK_ENABLE (1 << 9) 849*09f455dcSMasahiro Yamada #define PLLE_MISC_PTS (1 << 8) 850*09f455dcSMasahiro Yamada #define PLLE_MISC_VREG_BG_CTRL(x) (((x) & 0x3) << 4) 851*09f455dcSMasahiro Yamada #define PLLE_MISC_VREG_CTRL(x) (((x) & 0x3) << 2) 852*09f455dcSMasahiro Yamada 853*09f455dcSMasahiro Yamada #define PLLE_AUX 0x48c 854*09f455dcSMasahiro Yamada #define PLLE_AUX_SEQ_ENABLE (1 << 24) 855*09f455dcSMasahiro Yamada #define PLLE_AUX_ENABLE_SWCTL (1 << 4) 856*09f455dcSMasahiro Yamada 857*09f455dcSMasahiro Yamada int tegra_plle_enable(void) 858*09f455dcSMasahiro Yamada { 859*09f455dcSMasahiro Yamada unsigned int m = 1, n = 200, cpcon = 13; 860*09f455dcSMasahiro Yamada u32 value; 861*09f455dcSMasahiro Yamada 862*09f455dcSMasahiro Yamada value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE); 863*09f455dcSMasahiro Yamada value &= ~PLLE_BASE_LOCK_OVERRIDE; 864*09f455dcSMasahiro Yamada writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE); 865*09f455dcSMasahiro Yamada 866*09f455dcSMasahiro Yamada value = readl(NV_PA_CLK_RST_BASE + PLLE_AUX); 867*09f455dcSMasahiro Yamada value |= PLLE_AUX_ENABLE_SWCTL; 868*09f455dcSMasahiro Yamada value &= ~PLLE_AUX_SEQ_ENABLE; 869*09f455dcSMasahiro Yamada writel(value, NV_PA_CLK_RST_BASE + PLLE_AUX); 870*09f455dcSMasahiro Yamada 871*09f455dcSMasahiro Yamada udelay(1); 872*09f455dcSMasahiro Yamada 873*09f455dcSMasahiro Yamada value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC); 874*09f455dcSMasahiro Yamada value |= PLLE_MISC_IDDQ_SWCTL; 875*09f455dcSMasahiro Yamada value &= ~PLLE_MISC_IDDQ_OVERRIDE; 876*09f455dcSMasahiro Yamada value |= PLLE_MISC_LOCK_ENABLE; 877*09f455dcSMasahiro Yamada value |= PLLE_MISC_PTS; 878*09f455dcSMasahiro Yamada value |= PLLE_MISC_VREG_BG_CTRL(3); 879*09f455dcSMasahiro Yamada value |= PLLE_MISC_VREG_CTRL(2); 880*09f455dcSMasahiro Yamada writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC); 881*09f455dcSMasahiro Yamada 882*09f455dcSMasahiro Yamada udelay(5); 883*09f455dcSMasahiro Yamada 884*09f455dcSMasahiro Yamada value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL); 885*09f455dcSMasahiro Yamada value |= PLLE_SS_CNTL_SSCBYP | PLLE_SS_CNTL_INTERP_RESET | 886*09f455dcSMasahiro Yamada PLLE_SS_CNTL_BYPASS_SS; 887*09f455dcSMasahiro Yamada writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL); 888*09f455dcSMasahiro Yamada 889*09f455dcSMasahiro Yamada value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE); 890*09f455dcSMasahiro Yamada value &= ~PLLE_BASE_PLDIV_CML(0xf); 891*09f455dcSMasahiro Yamada value &= ~PLLE_BASE_NDIV(0xff); 892*09f455dcSMasahiro Yamada value &= ~PLLE_BASE_MDIV(0xff); 893*09f455dcSMasahiro Yamada value |= PLLE_BASE_PLDIV_CML(cpcon); 894*09f455dcSMasahiro Yamada value |= PLLE_BASE_NDIV(n); 895*09f455dcSMasahiro Yamada value |= PLLE_BASE_MDIV(m); 896*09f455dcSMasahiro Yamada writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE); 897*09f455dcSMasahiro Yamada 898*09f455dcSMasahiro Yamada udelay(1); 899*09f455dcSMasahiro Yamada 900*09f455dcSMasahiro Yamada value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE); 901*09f455dcSMasahiro Yamada value |= PLLE_BASE_ENABLE; 902*09f455dcSMasahiro Yamada writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE); 903*09f455dcSMasahiro Yamada 904*09f455dcSMasahiro Yamada /* wait for lock */ 905*09f455dcSMasahiro Yamada udelay(300); 906*09f455dcSMasahiro Yamada 907*09f455dcSMasahiro Yamada value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL); 908*09f455dcSMasahiro Yamada value &= ~PLLE_SS_CNTL_SSCINVERT; 909*09f455dcSMasahiro Yamada value &= ~PLLE_SS_CNTL_SSCCENTER; 910*09f455dcSMasahiro Yamada 911*09f455dcSMasahiro Yamada value &= ~PLLE_SS_CNTL_SSCINCINTR(0x3f); 912*09f455dcSMasahiro Yamada value &= ~PLLE_SS_CNTL_SSCINC(0xff); 913*09f455dcSMasahiro Yamada value &= ~PLLE_SS_CNTL_SSCMAX(0x1ff); 914*09f455dcSMasahiro Yamada 915*09f455dcSMasahiro Yamada value |= PLLE_SS_CNTL_SSCINCINTR(0x20); 916*09f455dcSMasahiro Yamada value |= PLLE_SS_CNTL_SSCINC(0x01); 917*09f455dcSMasahiro Yamada value |= PLLE_SS_CNTL_SSCMAX(0x25); 918*09f455dcSMasahiro Yamada 919*09f455dcSMasahiro Yamada writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL); 920*09f455dcSMasahiro Yamada 921*09f455dcSMasahiro Yamada value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL); 922*09f455dcSMasahiro Yamada value &= ~PLLE_SS_CNTL_SSCBYP; 923*09f455dcSMasahiro Yamada value &= ~PLLE_SS_CNTL_BYPASS_SS; 924*09f455dcSMasahiro Yamada writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL); 925*09f455dcSMasahiro Yamada 926*09f455dcSMasahiro Yamada udelay(1); 927*09f455dcSMasahiro Yamada 928*09f455dcSMasahiro Yamada value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL); 929*09f455dcSMasahiro Yamada value &= ~PLLE_SS_CNTL_INTERP_RESET; 930*09f455dcSMasahiro Yamada writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL); 931*09f455dcSMasahiro Yamada 932*09f455dcSMasahiro Yamada udelay(1); 933*09f455dcSMasahiro Yamada 934*09f455dcSMasahiro Yamada return 0; 935*09f455dcSMasahiro Yamada } 936