109f455dcSMasahiro Yamada /*
2*722e000cSTom Warren * (C) Copyright 2010-2014
3*722e000cSTom Warren * NVIDIA Corporation <www.nvidia.com>
409f455dcSMasahiro Yamada *
5*722e000cSTom Warren * SPDX-License-Identifier: GPL-2.0+
609f455dcSMasahiro Yamada */
709f455dcSMasahiro Yamada
809f455dcSMasahiro Yamada #include <common.h>
909f455dcSMasahiro Yamada #include <asm/io.h>
1009f455dcSMasahiro Yamada #include <asm/arch/clock.h>
1109f455dcSMasahiro Yamada #include <asm/arch/flow.h>
1209f455dcSMasahiro Yamada #include <asm/arch/pinmux.h>
1309f455dcSMasahiro Yamada #include <asm/arch/tegra.h>
1409f455dcSMasahiro Yamada #include <asm/arch-tegra/clk_rst.h>
1509f455dcSMasahiro Yamada #include <asm/arch-tegra/pmc.h>
1609f455dcSMasahiro Yamada #include "../cpu.h"
1709f455dcSMasahiro Yamada
1809f455dcSMasahiro Yamada /* Tegra114-specific CPU init code */
enable_cpu_power_rail(void)1909f455dcSMasahiro Yamada static void enable_cpu_power_rail(void)
2009f455dcSMasahiro Yamada {
2109f455dcSMasahiro Yamada struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
2209f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
2309f455dcSMasahiro Yamada u32 reg;
2409f455dcSMasahiro Yamada
25*722e000cSTom Warren debug("%s entry\n", __func__);
2609f455dcSMasahiro Yamada
2709f455dcSMasahiro Yamada /* un-tristate PWR_I2C SCL/SDA, rest of the defaults are correct */
2809f455dcSMasahiro Yamada pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SCL_PZ6);
2909f455dcSMasahiro Yamada pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SDA_PZ7);
3009f455dcSMasahiro Yamada
3109f455dcSMasahiro Yamada /*
3209f455dcSMasahiro Yamada * Set CPUPWRGOOD_TIMER - APB clock is 1/2 of SCLK (102MHz),
3309f455dcSMasahiro Yamada * set it for 25ms (102MHz * .025)
3409f455dcSMasahiro Yamada */
3509f455dcSMasahiro Yamada reg = 0x26E8F0;
3609f455dcSMasahiro Yamada writel(reg, &pmc->pmc_cpupwrgood_timer);
3709f455dcSMasahiro Yamada
3809f455dcSMasahiro Yamada /* Set polarity to 0 (normal) and enable CPUPWRREQ_OE */
3909f455dcSMasahiro Yamada clrbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_POL);
4009f455dcSMasahiro Yamada setbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_OE);
4109f455dcSMasahiro Yamada
4209f455dcSMasahiro Yamada /*
4309f455dcSMasahiro Yamada * Set CLK_RST_CONTROLLER_CPU_SOFTRST_CTRL2_0_CAR2PMC_CPU_ACK_WIDTH
4409f455dcSMasahiro Yamada * to 408 to satisfy the requirement of having at least 16 CPU clock
4509f455dcSMasahiro Yamada * cycles before clamp removal.
4609f455dcSMasahiro Yamada */
4709f455dcSMasahiro Yamada
4809f455dcSMasahiro Yamada clrbits_le32(&clkrst->crc_cpu_softrst_ctrl2, 0xFFF);
4909f455dcSMasahiro Yamada setbits_le32(&clkrst->crc_cpu_softrst_ctrl2, 408);
5009f455dcSMasahiro Yamada }
5109f455dcSMasahiro Yamada
enable_cpu_clocks(void)5209f455dcSMasahiro Yamada static void enable_cpu_clocks(void)
5309f455dcSMasahiro Yamada {
5409f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
55*722e000cSTom Warren struct clk_pll_info *pllinfo = &tegra_pll_info_table[CLOCK_ID_XCPU];
5609f455dcSMasahiro Yamada u32 reg;
5709f455dcSMasahiro Yamada
58*722e000cSTom Warren debug("%s entry\n", __func__);
5909f455dcSMasahiro Yamada
6009f455dcSMasahiro Yamada /* Wait for PLL-X to lock */
6109f455dcSMasahiro Yamada do {
6209f455dcSMasahiro Yamada reg = readl(&clkrst->crc_pll_simple[SIMPLE_PLLX].pll_base);
63*722e000cSTom Warren } while ((reg & (1 << pllinfo->lock_det)) == 0);
6409f455dcSMasahiro Yamada
6509f455dcSMasahiro Yamada /* Wait until all clocks are stable */
6609f455dcSMasahiro Yamada udelay(PLL_STABILIZATION_DELAY);
6709f455dcSMasahiro Yamada
6809f455dcSMasahiro Yamada writel(CCLK_BURST_POLICY, &clkrst->crc_cclk_brst_pol);
6909f455dcSMasahiro Yamada writel(SUPER_CCLK_DIVIDER, &clkrst->crc_super_cclk_div);
7009f455dcSMasahiro Yamada
7109f455dcSMasahiro Yamada /* Always enable the main CPU complex clocks */
7209f455dcSMasahiro Yamada clock_enable(PERIPH_ID_CPU);
7309f455dcSMasahiro Yamada clock_enable(PERIPH_ID_CPULP);
7409f455dcSMasahiro Yamada clock_enable(PERIPH_ID_CPUG);
7509f455dcSMasahiro Yamada }
7609f455dcSMasahiro Yamada
remove_cpu_resets(void)7709f455dcSMasahiro Yamada static void remove_cpu_resets(void)
7809f455dcSMasahiro Yamada {
7909f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
8009f455dcSMasahiro Yamada u32 reg;
8109f455dcSMasahiro Yamada
82*722e000cSTom Warren debug("%s entry\n", __func__);
8309f455dcSMasahiro Yamada /* Take the slow non-CPU partition out of reset */
8409f455dcSMasahiro Yamada reg = readl(&clkrst->crc_rst_cpulp_cmplx_clr);
8509f455dcSMasahiro Yamada writel((reg | CLR_NONCPURESET), &clkrst->crc_rst_cpulp_cmplx_clr);
8609f455dcSMasahiro Yamada
8709f455dcSMasahiro Yamada /* Take the fast non-CPU partition out of reset */
8809f455dcSMasahiro Yamada reg = readl(&clkrst->crc_rst_cpug_cmplx_clr);
8909f455dcSMasahiro Yamada writel((reg | CLR_NONCPURESET), &clkrst->crc_rst_cpug_cmplx_clr);
9009f455dcSMasahiro Yamada
9109f455dcSMasahiro Yamada /* Clear the SW-controlled reset of the slow cluster */
9209f455dcSMasahiro Yamada reg = readl(&clkrst->crc_rst_cpulp_cmplx_clr);
9309f455dcSMasahiro Yamada reg |= (CLR_CPURESET0+CLR_DBGRESET0+CLR_CORERESET0+CLR_CXRESET0);
9409f455dcSMasahiro Yamada writel(reg, &clkrst->crc_rst_cpulp_cmplx_clr);
9509f455dcSMasahiro Yamada
9609f455dcSMasahiro Yamada /* Clear the SW-controlled reset of the fast cluster */
9709f455dcSMasahiro Yamada reg = readl(&clkrst->crc_rst_cpug_cmplx_clr);
9809f455dcSMasahiro Yamada reg |= (CLR_CPURESET0+CLR_DBGRESET0+CLR_CORERESET0+CLR_CXRESET0);
9909f455dcSMasahiro Yamada reg |= (CLR_CPURESET1+CLR_DBGRESET1+CLR_CORERESET1+CLR_CXRESET1);
10009f455dcSMasahiro Yamada reg |= (CLR_CPURESET2+CLR_DBGRESET2+CLR_CORERESET2+CLR_CXRESET2);
10109f455dcSMasahiro Yamada reg |= (CLR_CPURESET3+CLR_DBGRESET3+CLR_CORERESET3+CLR_CXRESET3);
10209f455dcSMasahiro Yamada writel(reg, &clkrst->crc_rst_cpug_cmplx_clr);
10309f455dcSMasahiro Yamada }
10409f455dcSMasahiro Yamada
10509f455dcSMasahiro Yamada /**
106*722e000cSTom Warren * Tegra114 requires some special clock initialization, including setting up
10709f455dcSMasahiro Yamada * the DVC I2C, turning on MSELECT and selecting the G CPU cluster
10809f455dcSMasahiro Yamada */
t114_init_clocks(void)10909f455dcSMasahiro Yamada void t114_init_clocks(void)
11009f455dcSMasahiro Yamada {
11109f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst =
11209f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
11309f455dcSMasahiro Yamada struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
11409f455dcSMasahiro Yamada u32 val;
11509f455dcSMasahiro Yamada
116*722e000cSTom Warren debug("%s entry\n", __func__);
11709f455dcSMasahiro Yamada
11809f455dcSMasahiro Yamada /* Set active CPU cluster to G */
11909f455dcSMasahiro Yamada clrbits_le32(&flow->cluster_control, 1);
12009f455dcSMasahiro Yamada
12109f455dcSMasahiro Yamada writel(SUPER_SCLK_ENB_MASK, &clkrst->crc_super_sclk_div);
12209f455dcSMasahiro Yamada
12309f455dcSMasahiro Yamada debug("Setting up PLLX\n");
12409f455dcSMasahiro Yamada init_pllx();
12509f455dcSMasahiro Yamada
12609f455dcSMasahiro Yamada val = (1 << CLK_SYS_RATE_AHB_RATE_SHIFT);
12709f455dcSMasahiro Yamada writel(val, &clkrst->crc_clk_sys_rate);
12809f455dcSMasahiro Yamada
12909f455dcSMasahiro Yamada /* Enable clocks to required peripherals. TBD - minimize this list */
13009f455dcSMasahiro Yamada debug("Enabling clocks\n");
13109f455dcSMasahiro Yamada
13209f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_CACHE2, 1);
13309f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_GPIO, 1);
13409f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_TMR, 1);
13509f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_RTC, 1);
13609f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_CPU, 1);
13709f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_EMC, 1);
13809f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_I2C5, 1);
13909f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_FUSE, 1);
14009f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_PMC, 1);
14109f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_APBDMA, 1);
14209f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_MEM, 1);
14309f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_IRAMA, 1);
14409f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_IRAMB, 1);
14509f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_IRAMC, 1);
14609f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_IRAMD, 1);
14709f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_CORESIGHT, 1);
14809f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_MSELECT, 1);
14909f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_EMC1, 1);
15009f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_MC1, 1);
15109f455dcSMasahiro Yamada clock_set_enable(PERIPH_ID_DVFS, 1);
15209f455dcSMasahiro Yamada
15309f455dcSMasahiro Yamada /*
15409f455dcSMasahiro Yamada * Set MSELECT clock source as PLLP (00), and ask for a clock
15509f455dcSMasahiro Yamada * divider that would set the MSELECT clock at 102MHz for a
15609f455dcSMasahiro Yamada * PLLP base of 408MHz.
15709f455dcSMasahiro Yamada */
15809f455dcSMasahiro Yamada clock_ll_set_source_divisor(PERIPH_ID_MSELECT, 0,
15909f455dcSMasahiro Yamada CLK_DIVIDER(NVBL_PLLP_KHZ, 102000));
16009f455dcSMasahiro Yamada
16109f455dcSMasahiro Yamada /* I2C5 (DVC) gets CLK_M and a divisor of 17 */
16209f455dcSMasahiro Yamada clock_ll_set_source_divisor(PERIPH_ID_I2C5, 3, 16);
16309f455dcSMasahiro Yamada
16409f455dcSMasahiro Yamada /* Give clocks time to stabilize */
16509f455dcSMasahiro Yamada udelay(1000);
16609f455dcSMasahiro Yamada
16709f455dcSMasahiro Yamada /* Take required peripherals out of reset */
16809f455dcSMasahiro Yamada debug("Taking periphs out of reset\n");
16909f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_CACHE2, 0);
17009f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_GPIO, 0);
17109f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_TMR, 0);
17209f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_COP, 0);
17309f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_EMC, 0);
17409f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_I2C5, 0);
17509f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_FUSE, 0);
17609f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_APBDMA, 0);
17709f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_MEM, 0);
17809f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_CORESIGHT, 0);
17909f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_MSELECT, 0);
18009f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_EMC1, 0);
18109f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_MC1, 0);
18209f455dcSMasahiro Yamada reset_set_enable(PERIPH_ID_DVFS, 0);
18309f455dcSMasahiro Yamada
184*722e000cSTom Warren debug("%s exit\n", __func__);
18509f455dcSMasahiro Yamada }
18609f455dcSMasahiro Yamada
is_partition_powered(u32 partid)18709f455dcSMasahiro Yamada static bool is_partition_powered(u32 partid)
18809f455dcSMasahiro Yamada {
18909f455dcSMasahiro Yamada struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
19009f455dcSMasahiro Yamada u32 reg;
19109f455dcSMasahiro Yamada
19209f455dcSMasahiro Yamada /* Get power gate status */
19309f455dcSMasahiro Yamada reg = readl(&pmc->pmc_pwrgate_status);
19409f455dcSMasahiro Yamada return !!(reg & (1 << partid));
19509f455dcSMasahiro Yamada }
19609f455dcSMasahiro Yamada
is_clamp_enabled(u32 partid)19709f455dcSMasahiro Yamada static bool is_clamp_enabled(u32 partid)
19809f455dcSMasahiro Yamada {
19909f455dcSMasahiro Yamada struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
20009f455dcSMasahiro Yamada u32 reg;
20109f455dcSMasahiro Yamada
20209f455dcSMasahiro Yamada /* Get clamp status. */
20309f455dcSMasahiro Yamada reg = readl(&pmc->pmc_clamp_status);
20409f455dcSMasahiro Yamada return !!(reg & (1 << partid));
20509f455dcSMasahiro Yamada }
20609f455dcSMasahiro Yamada
power_partition(u32 partid)20709f455dcSMasahiro Yamada static void power_partition(u32 partid)
20809f455dcSMasahiro Yamada {
20909f455dcSMasahiro Yamada struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
21009f455dcSMasahiro Yamada
21109f455dcSMasahiro Yamada debug("%s: part ID = %08X\n", __func__, partid);
21209f455dcSMasahiro Yamada /* Is the partition already on? */
21309f455dcSMasahiro Yamada if (!is_partition_powered(partid)) {
21409f455dcSMasahiro Yamada /* No, toggle the partition power state (OFF -> ON) */
21509f455dcSMasahiro Yamada debug("power_partition, toggling state\n");
21609f455dcSMasahiro Yamada writel(START_CP | partid, &pmc->pmc_pwrgate_toggle);
21709f455dcSMasahiro Yamada
21809f455dcSMasahiro Yamada /* Wait for the power to come up */
21909f455dcSMasahiro Yamada while (!is_partition_powered(partid))
22009f455dcSMasahiro Yamada ;
22109f455dcSMasahiro Yamada
22209f455dcSMasahiro Yamada /* Wait for the clamp status to be cleared */
22309f455dcSMasahiro Yamada while (is_clamp_enabled(partid))
22409f455dcSMasahiro Yamada ;
22509f455dcSMasahiro Yamada
22609f455dcSMasahiro Yamada /* Give I/O signals time to stabilize */
22709f455dcSMasahiro Yamada udelay(IO_STABILIZATION_DELAY);
22809f455dcSMasahiro Yamada }
22909f455dcSMasahiro Yamada }
23009f455dcSMasahiro Yamada
powerup_cpus(void)23109f455dcSMasahiro Yamada void powerup_cpus(void)
23209f455dcSMasahiro Yamada {
23309f455dcSMasahiro Yamada /* We boot to the fast cluster */
234*722e000cSTom Warren debug("%s entry: G cluster\n", __func__);
235*722e000cSTom Warren
23609f455dcSMasahiro Yamada /* Power up the fast cluster rail partition */
23709f455dcSMasahiro Yamada power_partition(CRAIL);
23809f455dcSMasahiro Yamada
23909f455dcSMasahiro Yamada /* Power up the fast cluster non-CPU partition */
24009f455dcSMasahiro Yamada power_partition(C0NC);
24109f455dcSMasahiro Yamada
24209f455dcSMasahiro Yamada /* Power up the fast cluster CPU0 partition */
24309f455dcSMasahiro Yamada power_partition(CE0);
24409f455dcSMasahiro Yamada }
24509f455dcSMasahiro Yamada
start_cpu(u32 reset_vector)24609f455dcSMasahiro Yamada void start_cpu(u32 reset_vector)
24709f455dcSMasahiro Yamada {
24809f455dcSMasahiro Yamada u32 imme, inst;
24909f455dcSMasahiro Yamada
250*722e000cSTom Warren debug("%s entry, reset_vector = %x\n", __func__, reset_vector);
25109f455dcSMasahiro Yamada
25209f455dcSMasahiro Yamada t114_init_clocks();
25309f455dcSMasahiro Yamada
25409f455dcSMasahiro Yamada /* Enable VDD_CPU */
25509f455dcSMasahiro Yamada enable_cpu_power_rail();
25609f455dcSMasahiro Yamada
25709f455dcSMasahiro Yamada /* Get the CPU(s) running */
25809f455dcSMasahiro Yamada enable_cpu_clocks();
25909f455dcSMasahiro Yamada
26009f455dcSMasahiro Yamada /* Enable CoreSight */
26109f455dcSMasahiro Yamada clock_enable_coresight(1);
26209f455dcSMasahiro Yamada
26309f455dcSMasahiro Yamada /* Take CPU(s) out of reset */
26409f455dcSMasahiro Yamada remove_cpu_resets();
26509f455dcSMasahiro Yamada
26609f455dcSMasahiro Yamada /* Set the entry point for CPU execution from reset */
26709f455dcSMasahiro Yamada
26809f455dcSMasahiro Yamada /*
26909f455dcSMasahiro Yamada * A01P with patched boot ROM; vector hard-coded to 0x4003fffc.
27009f455dcSMasahiro Yamada * See nvbug 1193357 for details.
27109f455dcSMasahiro Yamada */
27209f455dcSMasahiro Yamada
27309f455dcSMasahiro Yamada /* mov r0, #lsb(reset_vector) */
27409f455dcSMasahiro Yamada imme = reset_vector & 0xffff;
27509f455dcSMasahiro Yamada inst = imme & 0xfff;
27609f455dcSMasahiro Yamada inst |= ((imme >> 12) << 16);
27709f455dcSMasahiro Yamada inst |= 0xe3000000;
27809f455dcSMasahiro Yamada writel(inst, 0x4003fff0);
27909f455dcSMasahiro Yamada
28009f455dcSMasahiro Yamada /* movt r0, #msb(reset_vector) */
28109f455dcSMasahiro Yamada imme = (reset_vector >> 16) & 0xffff;
28209f455dcSMasahiro Yamada inst = imme & 0xfff;
28309f455dcSMasahiro Yamada inst |= ((imme >> 12) << 16);
28409f455dcSMasahiro Yamada inst |= 0xe3400000;
28509f455dcSMasahiro Yamada writel(inst, 0x4003fff4);
28609f455dcSMasahiro Yamada
28709f455dcSMasahiro Yamada /* bx r0 */
28809f455dcSMasahiro Yamada writel(0xe12fff10, 0x4003fff8);
28909f455dcSMasahiro Yamada
29009f455dcSMasahiro Yamada /* b -12 */
29109f455dcSMasahiro Yamada imme = (u32)-20;
29209f455dcSMasahiro Yamada inst = (imme >> 2) & 0xffffff;
29309f455dcSMasahiro Yamada inst |= 0xea000000;
29409f455dcSMasahiro Yamada writel(inst, 0x4003fffc);
29509f455dcSMasahiro Yamada
296*722e000cSTom Warren /* Write to original location for compatibility */
29709f455dcSMasahiro Yamada writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
29809f455dcSMasahiro Yamada
29909f455dcSMasahiro Yamada /* If the CPU(s) don't already have power, power 'em up */
30009f455dcSMasahiro Yamada powerup_cpus();
30109f455dcSMasahiro Yamada }
302