109f455dcSMasahiro Yamada /* 209f455dcSMasahiro Yamada * Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved. 309f455dcSMasahiro Yamada * 409f455dcSMasahiro Yamada * SPDX-License-Identifier: GPL-2.0 509f455dcSMasahiro Yamada */ 609f455dcSMasahiro Yamada 709f455dcSMasahiro Yamada #include <common.h> 809f455dcSMasahiro Yamada #include <errno.h> 909f455dcSMasahiro Yamada 1009f455dcSMasahiro Yamada #include <asm/io.h> 1109f455dcSMasahiro Yamada #include <asm/types.h> 12*701b7b1dSSimon Glass #include <asm/arch/flow.h> 1309f455dcSMasahiro Yamada #include <asm/arch/powergate.h> 1409f455dcSMasahiro Yamada #include <asm/arch/tegra.h> 1509f455dcSMasahiro Yamada 1609f455dcSMasahiro Yamada #define PWRGATE_TOGGLE 0x30 1709f455dcSMasahiro Yamada #define PWRGATE_TOGGLE_START (1 << 8) 1809f455dcSMasahiro Yamada 1909f455dcSMasahiro Yamada #define REMOVE_CLAMPING 0x34 2009f455dcSMasahiro Yamada 2109f455dcSMasahiro Yamada #define PWRGATE_STATUS 0x38 2209f455dcSMasahiro Yamada 2309f455dcSMasahiro Yamada static int tegra_powergate_set(enum tegra_powergate id, bool state) 2409f455dcSMasahiro Yamada { 2509f455dcSMasahiro Yamada u32 value, mask = state ? (1 << id) : 0, old_mask; 2609f455dcSMasahiro Yamada unsigned long start, timeout = 25; 2709f455dcSMasahiro Yamada 2809f455dcSMasahiro Yamada value = readl(NV_PA_PMC_BASE + PWRGATE_STATUS); 2909f455dcSMasahiro Yamada old_mask = value & (1 << id); 3009f455dcSMasahiro Yamada 3109f455dcSMasahiro Yamada if (mask == old_mask) 3209f455dcSMasahiro Yamada return 0; 3309f455dcSMasahiro Yamada 3409f455dcSMasahiro Yamada writel(PWRGATE_TOGGLE_START | id, NV_PA_PMC_BASE + PWRGATE_TOGGLE); 3509f455dcSMasahiro Yamada 3609f455dcSMasahiro Yamada start = get_timer(0); 3709f455dcSMasahiro Yamada 3809f455dcSMasahiro Yamada while (get_timer(start) < timeout) { 3909f455dcSMasahiro Yamada value = readl(NV_PA_PMC_BASE + PWRGATE_STATUS); 4009f455dcSMasahiro Yamada if ((value & (1 << id)) == mask) 4109f455dcSMasahiro Yamada return 0; 4209f455dcSMasahiro Yamada } 4309f455dcSMasahiro Yamada 4409f455dcSMasahiro Yamada return -ETIMEDOUT; 4509f455dcSMasahiro Yamada } 4609f455dcSMasahiro Yamada 4791a34ed9SJan Kiszka int tegra_powergate_power_on(enum tegra_powergate id) 4809f455dcSMasahiro Yamada { 4909f455dcSMasahiro Yamada return tegra_powergate_set(id, true); 5009f455dcSMasahiro Yamada } 5109f455dcSMasahiro Yamada 5209f455dcSMasahiro Yamada int tegra_powergate_power_off(enum tegra_powergate id) 5309f455dcSMasahiro Yamada { 5409f455dcSMasahiro Yamada return tegra_powergate_set(id, false); 5509f455dcSMasahiro Yamada } 5609f455dcSMasahiro Yamada 5709f455dcSMasahiro Yamada static int tegra_powergate_remove_clamping(enum tegra_powergate id) 5809f455dcSMasahiro Yamada { 5909f455dcSMasahiro Yamada unsigned long value; 6009f455dcSMasahiro Yamada 6109f455dcSMasahiro Yamada /* 6209f455dcSMasahiro Yamada * The REMOVE_CLAMPING register has the bits for the PCIE and VDEC 6309f455dcSMasahiro Yamada * partitions reversed. This was originally introduced on Tegra20 but 6409f455dcSMasahiro Yamada * has since been carried forward for backwards-compatibility. 6509f455dcSMasahiro Yamada */ 6609f455dcSMasahiro Yamada if (id == TEGRA_POWERGATE_VDEC) 6709f455dcSMasahiro Yamada value = 1 << TEGRA_POWERGATE_PCIE; 6809f455dcSMasahiro Yamada else if (id == TEGRA_POWERGATE_PCIE) 6909f455dcSMasahiro Yamada value = 1 << TEGRA_POWERGATE_VDEC; 7009f455dcSMasahiro Yamada else 7109f455dcSMasahiro Yamada value = 1 << id; 7209f455dcSMasahiro Yamada 7309f455dcSMasahiro Yamada writel(value, NV_PA_PMC_BASE + REMOVE_CLAMPING); 7409f455dcSMasahiro Yamada 7509f455dcSMasahiro Yamada return 0; 7609f455dcSMasahiro Yamada } 7709f455dcSMasahiro Yamada 78*701b7b1dSSimon Glass static void tegra_powergate_ram_repair(void) 79*701b7b1dSSimon Glass { 80*701b7b1dSSimon Glass #ifdef CONFIG_TEGRA124 81*701b7b1dSSimon Glass struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE; 82*701b7b1dSSimon Glass 83*701b7b1dSSimon Glass /* Request RAM repair for cluster 0 and wait until complete */ 84*701b7b1dSSimon Glass setbits_le32(&flow->ram_repair, RAM_REPAIR_REQ); 85*701b7b1dSSimon Glass while (!(readl(&flow->ram_repair) & RAM_REPAIR_STS)) 86*701b7b1dSSimon Glass ; 87*701b7b1dSSimon Glass 88*701b7b1dSSimon Glass /* Same for cluster 1 */ 89*701b7b1dSSimon Glass setbits_le32(&flow->ram_repair_cluster1, RAM_REPAIR_REQ); 90*701b7b1dSSimon Glass while (!(readl(&flow->ram_repair_cluster1) & RAM_REPAIR_STS)) 91*701b7b1dSSimon Glass ; 92*701b7b1dSSimon Glass #endif 93*701b7b1dSSimon Glass } 94*701b7b1dSSimon Glass 9509f455dcSMasahiro Yamada int tegra_powergate_sequence_power_up(enum tegra_powergate id, 9609f455dcSMasahiro Yamada enum periph_id periph) 9709f455dcSMasahiro Yamada { 9809f455dcSMasahiro Yamada int err; 9909f455dcSMasahiro Yamada 100*701b7b1dSSimon Glass tegra_powergate_ram_repair(); 10109f455dcSMasahiro Yamada reset_set_enable(periph, 1); 10209f455dcSMasahiro Yamada 10309f455dcSMasahiro Yamada err = tegra_powergate_power_on(id); 10409f455dcSMasahiro Yamada if (err < 0) 10509f455dcSMasahiro Yamada return err; 10609f455dcSMasahiro Yamada 10709f455dcSMasahiro Yamada clock_enable(periph); 10809f455dcSMasahiro Yamada 10909f455dcSMasahiro Yamada udelay(10); 11009f455dcSMasahiro Yamada 11109f455dcSMasahiro Yamada err = tegra_powergate_remove_clamping(id); 11209f455dcSMasahiro Yamada if (err < 0) 11309f455dcSMasahiro Yamada return err; 11409f455dcSMasahiro Yamada 11509f455dcSMasahiro Yamada udelay(10); 11609f455dcSMasahiro Yamada 11709f455dcSMasahiro Yamada reset_set_enable(periph, 0); 11809f455dcSMasahiro Yamada 11909f455dcSMasahiro Yamada return 0; 12009f455dcSMasahiro Yamada } 121