109f455dcSMasahiro Yamada /* 209f455dcSMasahiro Yamada * Copyright (c) 2010-2014, NVIDIA CORPORATION. All rights reserved. 309f455dcSMasahiro Yamada * 409f455dcSMasahiro Yamada * This program is free software; you can redistribute it and/or modify it 509f455dcSMasahiro Yamada * under the terms and conditions of the GNU General Public License, 609f455dcSMasahiro Yamada * version 2, as published by the Free Software Foundation. 709f455dcSMasahiro Yamada * 809f455dcSMasahiro Yamada * This program is distributed in the hope it will be useful, but WITHOUT 909f455dcSMasahiro Yamada * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1009f455dcSMasahiro Yamada * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1109f455dcSMasahiro Yamada * more details. 1209f455dcSMasahiro Yamada * 1309f455dcSMasahiro Yamada * You should have received a copy of the GNU General Public License 1409f455dcSMasahiro Yamada * along with this program. If not, see <http://www.gnu.org/licenses/>. 1509f455dcSMasahiro Yamada */ 1609f455dcSMasahiro Yamada 1709f455dcSMasahiro Yamada /* Tegra SoC common clock control functions */ 1809f455dcSMasahiro Yamada 1909f455dcSMasahiro Yamada #include <common.h> 2009f455dcSMasahiro Yamada #include <asm/io.h> 2109f455dcSMasahiro Yamada #include <asm/arch/clock.h> 2209f455dcSMasahiro Yamada #include <asm/arch/tegra.h> 2373c38934SStephen Warren #include <asm/arch-tegra/ap.h> 2409f455dcSMasahiro Yamada #include <asm/arch-tegra/clk_rst.h> 2509f455dcSMasahiro Yamada #include <asm/arch-tegra/timer.h> 2609f455dcSMasahiro Yamada #include <div64.h> 2709f455dcSMasahiro Yamada #include <fdtdec.h> 2809f455dcSMasahiro Yamada 2909f455dcSMasahiro Yamada /* 3009f455dcSMasahiro Yamada * This is our record of the current clock rate of each clock. We don't 3109f455dcSMasahiro Yamada * fill all of these in since we are only really interested in clocks which 3209f455dcSMasahiro Yamada * we use as parents. 3309f455dcSMasahiro Yamada */ 3409f455dcSMasahiro Yamada static unsigned pll_rate[CLOCK_ID_COUNT]; 3509f455dcSMasahiro Yamada 3609f455dcSMasahiro Yamada /* 3709f455dcSMasahiro Yamada * The oscillator frequency is fixed to one of four set values. Based on this 3809f455dcSMasahiro Yamada * the other clocks are set up appropriately. 3909f455dcSMasahiro Yamada */ 4009f455dcSMasahiro Yamada static unsigned osc_freq[CLOCK_OSC_FREQ_COUNT] = { 4109f455dcSMasahiro Yamada 13000000, 4209f455dcSMasahiro Yamada 19200000, 4309f455dcSMasahiro Yamada 12000000, 4409f455dcSMasahiro Yamada 26000000, 4509f455dcSMasahiro Yamada }; 4609f455dcSMasahiro Yamada 4709f455dcSMasahiro Yamada /* return 1 if a peripheral ID is in range */ 4809f455dcSMasahiro Yamada #define clock_type_id_isvalid(id) ((id) >= 0 && \ 4909f455dcSMasahiro Yamada (id) < CLOCK_TYPE_COUNT) 5009f455dcSMasahiro Yamada 5109f455dcSMasahiro Yamada char pllp_valid = 1; /* PLLP is set up correctly */ 5209f455dcSMasahiro Yamada 5309f455dcSMasahiro Yamada /* return 1 if a periphc_internal_id is in range */ 5409f455dcSMasahiro Yamada #define periphc_internal_id_isvalid(id) ((id) >= 0 && \ 5509f455dcSMasahiro Yamada (id) < PERIPHC_COUNT) 5609f455dcSMasahiro Yamada 5709f455dcSMasahiro Yamada /* number of clock outputs of a PLL */ 5809f455dcSMasahiro Yamada static const u8 pll_num_clkouts[] = { 5909f455dcSMasahiro Yamada 1, /* PLLC */ 6009f455dcSMasahiro Yamada 1, /* PLLM */ 6109f455dcSMasahiro Yamada 4, /* PLLP */ 6209f455dcSMasahiro Yamada 1, /* PLLA */ 6309f455dcSMasahiro Yamada 0, /* PLLU */ 6409f455dcSMasahiro Yamada 0, /* PLLD */ 6509f455dcSMasahiro Yamada }; 6609f455dcSMasahiro Yamada 6709f455dcSMasahiro Yamada int clock_get_osc_bypass(void) 6809f455dcSMasahiro Yamada { 6909f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = 7009f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 7109f455dcSMasahiro Yamada u32 reg; 7209f455dcSMasahiro Yamada 7309f455dcSMasahiro Yamada reg = readl(&clkrst->crc_osc_ctrl); 7409f455dcSMasahiro Yamada return (reg & OSC_XOBP_MASK) >> OSC_XOBP_SHIFT; 7509f455dcSMasahiro Yamada } 7609f455dcSMasahiro Yamada 7709f455dcSMasahiro Yamada /* Returns a pointer to the registers of the given pll */ 7809f455dcSMasahiro Yamada static struct clk_pll *get_pll(enum clock_id clkid) 7909f455dcSMasahiro Yamada { 8009f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = 8109f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 8209f455dcSMasahiro Yamada 8309f455dcSMasahiro Yamada assert(clock_id_is_pll(clkid)); 84801b05cdSSimon Glass if (clkid >= (enum clock_id)TEGRA_CLK_PLLS) { 85801b05cdSSimon Glass debug("%s: Invalid PLL\n", __func__); 86801b05cdSSimon Glass return NULL; 87801b05cdSSimon Glass } 8809f455dcSMasahiro Yamada return &clkrst->crc_pll[clkid]; 8909f455dcSMasahiro Yamada } 9009f455dcSMasahiro Yamada 91801b05cdSSimon Glass __weak struct clk_pll_simple *clock_get_simple_pll(enum clock_id clkid) 92801b05cdSSimon Glass { 93801b05cdSSimon Glass return NULL; 94801b05cdSSimon Glass } 95801b05cdSSimon Glass 9609f455dcSMasahiro Yamada int clock_ll_read_pll(enum clock_id clkid, u32 *divm, u32 *divn, 9709f455dcSMasahiro Yamada u32 *divp, u32 *cpcon, u32 *lfcon) 9809f455dcSMasahiro Yamada { 9909f455dcSMasahiro Yamada struct clk_pll *pll = get_pll(clkid); 10009f455dcSMasahiro Yamada u32 data; 10109f455dcSMasahiro Yamada 10209f455dcSMasahiro Yamada assert(clkid != CLOCK_ID_USB); 10309f455dcSMasahiro Yamada 10409f455dcSMasahiro Yamada /* Safety check, adds to code size but is small */ 10509f455dcSMasahiro Yamada if (!clock_id_is_pll(clkid) || clkid == CLOCK_ID_USB) 10609f455dcSMasahiro Yamada return -1; 10709f455dcSMasahiro Yamada data = readl(&pll->pll_base); 10809f455dcSMasahiro Yamada *divm = (data & PLL_DIVM_MASK) >> PLL_DIVM_SHIFT; 10909f455dcSMasahiro Yamada *divn = (data & PLL_DIVN_MASK) >> PLL_DIVN_SHIFT; 11009f455dcSMasahiro Yamada *divp = (data & PLL_DIVP_MASK) >> PLL_DIVP_SHIFT; 11109f455dcSMasahiro Yamada data = readl(&pll->pll_misc); 11209f455dcSMasahiro Yamada *cpcon = (data & PLL_CPCON_MASK) >> PLL_CPCON_SHIFT; 11309f455dcSMasahiro Yamada *lfcon = (data & PLL_LFCON_MASK) >> PLL_LFCON_SHIFT; 11409f455dcSMasahiro Yamada 11509f455dcSMasahiro Yamada return 0; 11609f455dcSMasahiro Yamada } 11709f455dcSMasahiro Yamada 11809f455dcSMasahiro Yamada unsigned long clock_start_pll(enum clock_id clkid, u32 divm, u32 divn, 11909f455dcSMasahiro Yamada u32 divp, u32 cpcon, u32 lfcon) 12009f455dcSMasahiro Yamada { 12109f455dcSMasahiro Yamada struct clk_pll *pll = get_pll(clkid); 122801b05cdSSimon Glass u32 misc_data, data; 12309f455dcSMasahiro Yamada 12409f455dcSMasahiro Yamada /* 12509f455dcSMasahiro Yamada * We cheat by treating all PLL (except PLLU) in the same fashion. 12609f455dcSMasahiro Yamada * This works only because: 12709f455dcSMasahiro Yamada * - same fields are always mapped at same offsets, except DCCON 12809f455dcSMasahiro Yamada * - DCCON is always 0, doesn't conflict 12909f455dcSMasahiro Yamada * - M,N, P of PLLP values are ignored for PLLP 13009f455dcSMasahiro Yamada */ 131801b05cdSSimon Glass misc_data = (cpcon << PLL_CPCON_SHIFT) | (lfcon << PLL_LFCON_SHIFT); 13209f455dcSMasahiro Yamada 13309f455dcSMasahiro Yamada data = (divm << PLL_DIVM_SHIFT) | (divn << PLL_DIVN_SHIFT) | 13409f455dcSMasahiro Yamada (0 << PLL_BYPASS_SHIFT) | (1 << PLL_ENABLE_SHIFT); 13509f455dcSMasahiro Yamada 13609f455dcSMasahiro Yamada if (clkid == CLOCK_ID_USB) 13709f455dcSMasahiro Yamada data |= divp << PLLU_VCO_FREQ_SHIFT; 13809f455dcSMasahiro Yamada else 13909f455dcSMasahiro Yamada data |= divp << PLL_DIVP_SHIFT; 140801b05cdSSimon Glass if (pll) { 141801b05cdSSimon Glass writel(misc_data, &pll->pll_misc); 14209f455dcSMasahiro Yamada writel(data, &pll->pll_base); 143801b05cdSSimon Glass } else { 144801b05cdSSimon Glass struct clk_pll_simple *pll = clock_get_simple_pll(clkid); 145801b05cdSSimon Glass 146801b05cdSSimon Glass if (!pll) { 147801b05cdSSimon Glass debug("%s: Uknown simple PLL %d\n", __func__, clkid); 148801b05cdSSimon Glass return 0; 149801b05cdSSimon Glass } 150801b05cdSSimon Glass writel(misc_data, &pll->pll_misc); 151801b05cdSSimon Glass writel(data, &pll->pll_base); 152801b05cdSSimon Glass } 15309f455dcSMasahiro Yamada 15409f455dcSMasahiro Yamada /* calculate the stable time */ 15509f455dcSMasahiro Yamada return timer_get_us() + CLOCK_PLL_STABLE_DELAY_US; 15609f455dcSMasahiro Yamada } 15709f455dcSMasahiro Yamada 15809f455dcSMasahiro Yamada void clock_ll_set_source_divisor(enum periph_id periph_id, unsigned source, 15909f455dcSMasahiro Yamada unsigned divisor) 16009f455dcSMasahiro Yamada { 16109f455dcSMasahiro Yamada u32 *reg = get_periph_source_reg(periph_id); 16209f455dcSMasahiro Yamada u32 value; 16309f455dcSMasahiro Yamada 16409f455dcSMasahiro Yamada value = readl(reg); 16509f455dcSMasahiro Yamada 16609f455dcSMasahiro Yamada value &= ~OUT_CLK_SOURCE_31_30_MASK; 16709f455dcSMasahiro Yamada value |= source << OUT_CLK_SOURCE_31_30_SHIFT; 16809f455dcSMasahiro Yamada 16909f455dcSMasahiro Yamada value &= ~OUT_CLK_DIVISOR_MASK; 17009f455dcSMasahiro Yamada value |= divisor << OUT_CLK_DIVISOR_SHIFT; 17109f455dcSMasahiro Yamada 17209f455dcSMasahiro Yamada writel(value, reg); 17309f455dcSMasahiro Yamada } 17409f455dcSMasahiro Yamada 175*7bb6199bSSimon Glass int clock_ll_set_source_bits(enum periph_id periph_id, int mux_bits, 176*7bb6199bSSimon Glass unsigned source) 17709f455dcSMasahiro Yamada { 17809f455dcSMasahiro Yamada u32 *reg = get_periph_source_reg(periph_id); 17909f455dcSMasahiro Yamada 180*7bb6199bSSimon Glass switch (mux_bits) { 181*7bb6199bSSimon Glass case MASK_BITS_31_30: 18209f455dcSMasahiro Yamada clrsetbits_le32(reg, OUT_CLK_SOURCE_31_30_MASK, 18309f455dcSMasahiro Yamada source << OUT_CLK_SOURCE_31_30_SHIFT); 184*7bb6199bSSimon Glass break; 185*7bb6199bSSimon Glass 186*7bb6199bSSimon Glass case MASK_BITS_31_29: 187*7bb6199bSSimon Glass clrsetbits_le32(reg, OUT_CLK_SOURCE_31_29_MASK, 188*7bb6199bSSimon Glass source << OUT_CLK_SOURCE_31_29_SHIFT); 189*7bb6199bSSimon Glass break; 190*7bb6199bSSimon Glass 191*7bb6199bSSimon Glass case MASK_BITS_31_28: 192*7bb6199bSSimon Glass clrsetbits_le32(reg, OUT_CLK_SOURCE_31_28_MASK, 193*7bb6199bSSimon Glass source << OUT_CLK_SOURCE_31_28_SHIFT); 194*7bb6199bSSimon Glass break; 195*7bb6199bSSimon Glass 196*7bb6199bSSimon Glass default: 197*7bb6199bSSimon Glass return -1; 198*7bb6199bSSimon Glass } 199*7bb6199bSSimon Glass 200*7bb6199bSSimon Glass return 0; 201*7bb6199bSSimon Glass } 202*7bb6199bSSimon Glass 203*7bb6199bSSimon Glass void clock_ll_set_source(enum periph_id periph_id, unsigned source) 204*7bb6199bSSimon Glass { 205*7bb6199bSSimon Glass clock_ll_set_source_bits(periph_id, MASK_BITS_31_30, source); 20609f455dcSMasahiro Yamada } 20709f455dcSMasahiro Yamada 20809f455dcSMasahiro Yamada /** 20909f455dcSMasahiro Yamada * Given the parent's rate and the required rate for the children, this works 21009f455dcSMasahiro Yamada * out the peripheral clock divider to use, in 7.1 binary format. 21109f455dcSMasahiro Yamada * 21209f455dcSMasahiro Yamada * @param divider_bits number of divider bits (8 or 16) 21309f455dcSMasahiro Yamada * @param parent_rate clock rate of parent clock in Hz 21409f455dcSMasahiro Yamada * @param rate required clock rate for this clock 21509f455dcSMasahiro Yamada * @return divider which should be used 21609f455dcSMasahiro Yamada */ 21709f455dcSMasahiro Yamada static int clk_get_divider(unsigned divider_bits, unsigned long parent_rate, 21809f455dcSMasahiro Yamada unsigned long rate) 21909f455dcSMasahiro Yamada { 22009f455dcSMasahiro Yamada u64 divider = parent_rate * 2; 22109f455dcSMasahiro Yamada unsigned max_divider = 1 << divider_bits; 22209f455dcSMasahiro Yamada 22309f455dcSMasahiro Yamada divider += rate - 1; 22409f455dcSMasahiro Yamada do_div(divider, rate); 22509f455dcSMasahiro Yamada 22609f455dcSMasahiro Yamada if ((s64)divider - 2 < 0) 22709f455dcSMasahiro Yamada return 0; 22809f455dcSMasahiro Yamada 22909f455dcSMasahiro Yamada if ((s64)divider - 2 >= max_divider) 23009f455dcSMasahiro Yamada return -1; 23109f455dcSMasahiro Yamada 23209f455dcSMasahiro Yamada return divider - 2; 23309f455dcSMasahiro Yamada } 23409f455dcSMasahiro Yamada 23509f455dcSMasahiro Yamada int clock_set_pllout(enum clock_id clkid, enum pll_out_id pllout, unsigned rate) 23609f455dcSMasahiro Yamada { 23709f455dcSMasahiro Yamada struct clk_pll *pll = get_pll(clkid); 23809f455dcSMasahiro Yamada int data = 0, div = 0, offset = 0; 23909f455dcSMasahiro Yamada 24009f455dcSMasahiro Yamada if (!clock_id_is_pll(clkid)) 24109f455dcSMasahiro Yamada return -1; 24209f455dcSMasahiro Yamada 24309f455dcSMasahiro Yamada if (pllout + 1 > pll_num_clkouts[clkid]) 24409f455dcSMasahiro Yamada return -1; 24509f455dcSMasahiro Yamada 24609f455dcSMasahiro Yamada div = clk_get_divider(8, pll_rate[clkid], rate); 24709f455dcSMasahiro Yamada 24809f455dcSMasahiro Yamada if (div < 0) 24909f455dcSMasahiro Yamada return -1; 25009f455dcSMasahiro Yamada 25109f455dcSMasahiro Yamada /* out2 and out4 are in the high part of the register */ 25209f455dcSMasahiro Yamada if (pllout == PLL_OUT2 || pllout == PLL_OUT4) 25309f455dcSMasahiro Yamada offset = 16; 25409f455dcSMasahiro Yamada 25509f455dcSMasahiro Yamada data = (div << PLL_OUT_RATIO_SHIFT) | 25609f455dcSMasahiro Yamada PLL_OUT_OVRRIDE | PLL_OUT_CLKEN | PLL_OUT_RSTN; 25709f455dcSMasahiro Yamada clrsetbits_le32(&pll->pll_out[pllout >> 1], 25809f455dcSMasahiro Yamada PLL_OUT_RATIO_MASK << offset, data << offset); 25909f455dcSMasahiro Yamada 26009f455dcSMasahiro Yamada return 0; 26109f455dcSMasahiro Yamada } 26209f455dcSMasahiro Yamada 26309f455dcSMasahiro Yamada /** 26409f455dcSMasahiro Yamada * Given the parent's rate and the divider in 7.1 format, this works out the 26509f455dcSMasahiro Yamada * resulting peripheral clock rate. 26609f455dcSMasahiro Yamada * 26709f455dcSMasahiro Yamada * @param parent_rate clock rate of parent clock in Hz 26809f455dcSMasahiro Yamada * @param divider which should be used in 7.1 format 26909f455dcSMasahiro Yamada * @return effective clock rate of peripheral 27009f455dcSMasahiro Yamada */ 27109f455dcSMasahiro Yamada static unsigned long get_rate_from_divider(unsigned long parent_rate, 27209f455dcSMasahiro Yamada int divider) 27309f455dcSMasahiro Yamada { 27409f455dcSMasahiro Yamada u64 rate; 27509f455dcSMasahiro Yamada 27609f455dcSMasahiro Yamada rate = (u64)parent_rate * 2; 27709f455dcSMasahiro Yamada do_div(rate, divider + 2); 27809f455dcSMasahiro Yamada return rate; 27909f455dcSMasahiro Yamada } 28009f455dcSMasahiro Yamada 28109f455dcSMasahiro Yamada unsigned long clock_get_periph_rate(enum periph_id periph_id, 28209f455dcSMasahiro Yamada enum clock_id parent) 28309f455dcSMasahiro Yamada { 28409f455dcSMasahiro Yamada u32 *reg = get_periph_source_reg(periph_id); 28509f455dcSMasahiro Yamada 28609f455dcSMasahiro Yamada return get_rate_from_divider(pll_rate[parent], 28709f455dcSMasahiro Yamada (readl(reg) & OUT_CLK_DIVISOR_MASK) >> OUT_CLK_DIVISOR_SHIFT); 28809f455dcSMasahiro Yamada } 28909f455dcSMasahiro Yamada 29009f455dcSMasahiro Yamada /** 29109f455dcSMasahiro Yamada * Find the best available 7.1 format divisor given a parent clock rate and 29209f455dcSMasahiro Yamada * required child clock rate. This function assumes that a second-stage 29309f455dcSMasahiro Yamada * divisor is available which can divide by powers of 2 from 1 to 256. 29409f455dcSMasahiro Yamada * 29509f455dcSMasahiro Yamada * @param divider_bits number of divider bits (8 or 16) 29609f455dcSMasahiro Yamada * @param parent_rate clock rate of parent clock in Hz 29709f455dcSMasahiro Yamada * @param rate required clock rate for this clock 29809f455dcSMasahiro Yamada * @param extra_div value for the second-stage divisor (not set if this 29909f455dcSMasahiro Yamada * function returns -1. 30009f455dcSMasahiro Yamada * @return divider which should be used, or -1 if nothing is valid 30109f455dcSMasahiro Yamada * 30209f455dcSMasahiro Yamada */ 30309f455dcSMasahiro Yamada static int find_best_divider(unsigned divider_bits, unsigned long parent_rate, 30409f455dcSMasahiro Yamada unsigned long rate, int *extra_div) 30509f455dcSMasahiro Yamada { 30609f455dcSMasahiro Yamada int shift; 30709f455dcSMasahiro Yamada int best_divider = -1; 30809f455dcSMasahiro Yamada int best_error = rate; 30909f455dcSMasahiro Yamada 31009f455dcSMasahiro Yamada /* try dividers from 1 to 256 and find closest match */ 31109f455dcSMasahiro Yamada for (shift = 0; shift <= 8 && best_error > 0; shift++) { 31209f455dcSMasahiro Yamada unsigned divided_parent = parent_rate >> shift; 31309f455dcSMasahiro Yamada int divider = clk_get_divider(divider_bits, divided_parent, 31409f455dcSMasahiro Yamada rate); 31509f455dcSMasahiro Yamada unsigned effective_rate = get_rate_from_divider(divided_parent, 31609f455dcSMasahiro Yamada divider); 31709f455dcSMasahiro Yamada int error = rate - effective_rate; 31809f455dcSMasahiro Yamada 31909f455dcSMasahiro Yamada /* Given a valid divider, look for the lowest error */ 32009f455dcSMasahiro Yamada if (divider != -1 && error < best_error) { 32109f455dcSMasahiro Yamada best_error = error; 32209f455dcSMasahiro Yamada *extra_div = 1 << shift; 32309f455dcSMasahiro Yamada best_divider = divider; 32409f455dcSMasahiro Yamada } 32509f455dcSMasahiro Yamada } 32609f455dcSMasahiro Yamada 32709f455dcSMasahiro Yamada /* return what we found - *extra_div will already be set */ 32809f455dcSMasahiro Yamada return best_divider; 32909f455dcSMasahiro Yamada } 33009f455dcSMasahiro Yamada 33109f455dcSMasahiro Yamada /** 33209f455dcSMasahiro Yamada * Adjust peripheral PLL to use the given divider and source. 33309f455dcSMasahiro Yamada * 33409f455dcSMasahiro Yamada * @param periph_id peripheral to adjust 33509f455dcSMasahiro Yamada * @param source Source number (0-3 or 0-7) 33609f455dcSMasahiro Yamada * @param mux_bits Number of mux bits (2 or 4) 33709f455dcSMasahiro Yamada * @param divider Required divider in 7.1 or 15.1 format 33809f455dcSMasahiro Yamada * @return 0 if ok, -1 on error (requesting a parent clock which is not valid 33909f455dcSMasahiro Yamada * for this peripheral) 34009f455dcSMasahiro Yamada */ 34109f455dcSMasahiro Yamada static int adjust_periph_pll(enum periph_id periph_id, int source, 34209f455dcSMasahiro Yamada int mux_bits, unsigned divider) 34309f455dcSMasahiro Yamada { 34409f455dcSMasahiro Yamada u32 *reg = get_periph_source_reg(periph_id); 34509f455dcSMasahiro Yamada 34609f455dcSMasahiro Yamada clrsetbits_le32(reg, OUT_CLK_DIVISOR_MASK, 34709f455dcSMasahiro Yamada divider << OUT_CLK_DIVISOR_SHIFT); 34809f455dcSMasahiro Yamada udelay(1); 34909f455dcSMasahiro Yamada 35009f455dcSMasahiro Yamada /* work out the source clock and set it */ 35109f455dcSMasahiro Yamada if (source < 0) 35209f455dcSMasahiro Yamada return -1; 35309f455dcSMasahiro Yamada 354*7bb6199bSSimon Glass clock_ll_set_source_bits(periph_id, mux_bits, source); 35509f455dcSMasahiro Yamada 35609f455dcSMasahiro Yamada udelay(2); 35709f455dcSMasahiro Yamada return 0; 35809f455dcSMasahiro Yamada } 35909f455dcSMasahiro Yamada 36009f455dcSMasahiro Yamada unsigned clock_adjust_periph_pll_div(enum periph_id periph_id, 36109f455dcSMasahiro Yamada enum clock_id parent, unsigned rate, int *extra_div) 36209f455dcSMasahiro Yamada { 36309f455dcSMasahiro Yamada unsigned effective_rate; 36409f455dcSMasahiro Yamada int mux_bits, divider_bits, source; 36509f455dcSMasahiro Yamada int divider; 36609f455dcSMasahiro Yamada int xdiv = 0; 36709f455dcSMasahiro Yamada 36809f455dcSMasahiro Yamada /* work out the source clock and set it */ 36909f455dcSMasahiro Yamada source = get_periph_clock_source(periph_id, parent, &mux_bits, 37009f455dcSMasahiro Yamada ÷r_bits); 37109f455dcSMasahiro Yamada 37209f455dcSMasahiro Yamada divider = find_best_divider(divider_bits, pll_rate[parent], 37309f455dcSMasahiro Yamada rate, &xdiv); 37409f455dcSMasahiro Yamada if (extra_div) 37509f455dcSMasahiro Yamada *extra_div = xdiv; 37609f455dcSMasahiro Yamada 37709f455dcSMasahiro Yamada assert(divider >= 0); 37809f455dcSMasahiro Yamada if (adjust_periph_pll(periph_id, source, mux_bits, divider)) 37909f455dcSMasahiro Yamada return -1U; 38009f455dcSMasahiro Yamada debug("periph %d, rate=%d, reg=%p = %x\n", periph_id, rate, 38109f455dcSMasahiro Yamada get_periph_source_reg(periph_id), 38209f455dcSMasahiro Yamada readl(get_periph_source_reg(periph_id))); 38309f455dcSMasahiro Yamada 38409f455dcSMasahiro Yamada /* Check what we ended up with. This shouldn't matter though */ 38509f455dcSMasahiro Yamada effective_rate = clock_get_periph_rate(periph_id, parent); 38609f455dcSMasahiro Yamada if (extra_div) 38709f455dcSMasahiro Yamada effective_rate /= *extra_div; 38809f455dcSMasahiro Yamada if (rate != effective_rate) 38909f455dcSMasahiro Yamada debug("Requested clock rate %u not honored (got %u)\n", 39009f455dcSMasahiro Yamada rate, effective_rate); 39109f455dcSMasahiro Yamada return effective_rate; 39209f455dcSMasahiro Yamada } 39309f455dcSMasahiro Yamada 39409f455dcSMasahiro Yamada unsigned clock_start_periph_pll(enum periph_id periph_id, 39509f455dcSMasahiro Yamada enum clock_id parent, unsigned rate) 39609f455dcSMasahiro Yamada { 39709f455dcSMasahiro Yamada unsigned effective_rate; 39809f455dcSMasahiro Yamada 39909f455dcSMasahiro Yamada reset_set_enable(periph_id, 1); 40009f455dcSMasahiro Yamada clock_enable(periph_id); 40109f455dcSMasahiro Yamada 40209f455dcSMasahiro Yamada effective_rate = clock_adjust_periph_pll_div(periph_id, parent, rate, 40309f455dcSMasahiro Yamada NULL); 40409f455dcSMasahiro Yamada 40509f455dcSMasahiro Yamada reset_set_enable(periph_id, 0); 40609f455dcSMasahiro Yamada return effective_rate; 40709f455dcSMasahiro Yamada } 40809f455dcSMasahiro Yamada 40909f455dcSMasahiro Yamada void clock_enable(enum periph_id clkid) 41009f455dcSMasahiro Yamada { 41109f455dcSMasahiro Yamada clock_set_enable(clkid, 1); 41209f455dcSMasahiro Yamada } 41309f455dcSMasahiro Yamada 41409f455dcSMasahiro Yamada void clock_disable(enum periph_id clkid) 41509f455dcSMasahiro Yamada { 41609f455dcSMasahiro Yamada clock_set_enable(clkid, 0); 41709f455dcSMasahiro Yamada } 41809f455dcSMasahiro Yamada 41909f455dcSMasahiro Yamada void reset_periph(enum periph_id periph_id, int us_delay) 42009f455dcSMasahiro Yamada { 42109f455dcSMasahiro Yamada /* Put peripheral into reset */ 42209f455dcSMasahiro Yamada reset_set_enable(periph_id, 1); 42309f455dcSMasahiro Yamada udelay(us_delay); 42409f455dcSMasahiro Yamada 42509f455dcSMasahiro Yamada /* Remove reset */ 42609f455dcSMasahiro Yamada reset_set_enable(periph_id, 0); 42709f455dcSMasahiro Yamada 42809f455dcSMasahiro Yamada udelay(us_delay); 42909f455dcSMasahiro Yamada } 43009f455dcSMasahiro Yamada 43109f455dcSMasahiro Yamada void reset_cmplx_set_enable(int cpu, int which, int reset) 43209f455dcSMasahiro Yamada { 43309f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = 43409f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 43509f455dcSMasahiro Yamada u32 mask; 43609f455dcSMasahiro Yamada 43709f455dcSMasahiro Yamada /* Form the mask, which depends on the cpu chosen (2 or 4) */ 43809f455dcSMasahiro Yamada assert(cpu >= 0 && cpu < MAX_NUM_CPU); 43909f455dcSMasahiro Yamada mask = which << cpu; 44009f455dcSMasahiro Yamada 44109f455dcSMasahiro Yamada /* either enable or disable those reset for that CPU */ 44209f455dcSMasahiro Yamada if (reset) 44309f455dcSMasahiro Yamada writel(mask, &clkrst->crc_cpu_cmplx_set); 44409f455dcSMasahiro Yamada else 44509f455dcSMasahiro Yamada writel(mask, &clkrst->crc_cpu_cmplx_clr); 44609f455dcSMasahiro Yamada } 44709f455dcSMasahiro Yamada 44809f455dcSMasahiro Yamada unsigned clock_get_rate(enum clock_id clkid) 44909f455dcSMasahiro Yamada { 45009f455dcSMasahiro Yamada struct clk_pll *pll; 45109f455dcSMasahiro Yamada u32 base; 45209f455dcSMasahiro Yamada u32 divm; 45309f455dcSMasahiro Yamada u64 parent_rate; 45409f455dcSMasahiro Yamada u64 rate; 45509f455dcSMasahiro Yamada 45609f455dcSMasahiro Yamada parent_rate = osc_freq[clock_get_osc_freq()]; 45709f455dcSMasahiro Yamada if (clkid == CLOCK_ID_OSC) 45809f455dcSMasahiro Yamada return parent_rate; 45909f455dcSMasahiro Yamada 46009f455dcSMasahiro Yamada pll = get_pll(clkid); 461801b05cdSSimon Glass if (!pll) 462801b05cdSSimon Glass return 0; 46309f455dcSMasahiro Yamada base = readl(&pll->pll_base); 46409f455dcSMasahiro Yamada 46509f455dcSMasahiro Yamada /* Oh for bf_unpack()... */ 46609f455dcSMasahiro Yamada rate = parent_rate * ((base & PLL_DIVN_MASK) >> PLL_DIVN_SHIFT); 46709f455dcSMasahiro Yamada divm = (base & PLL_DIVM_MASK) >> PLL_DIVM_SHIFT; 46809f455dcSMasahiro Yamada if (clkid == CLOCK_ID_USB) 46909f455dcSMasahiro Yamada divm <<= (base & PLLU_VCO_FREQ_MASK) >> PLLU_VCO_FREQ_SHIFT; 47009f455dcSMasahiro Yamada else 47109f455dcSMasahiro Yamada divm <<= (base & PLL_DIVP_MASK) >> PLL_DIVP_SHIFT; 47209f455dcSMasahiro Yamada do_div(rate, divm); 47309f455dcSMasahiro Yamada return rate; 47409f455dcSMasahiro Yamada } 47509f455dcSMasahiro Yamada 47609f455dcSMasahiro Yamada /** 47709f455dcSMasahiro Yamada * Set the output frequency you want for each PLL clock. 47809f455dcSMasahiro Yamada * PLL output frequencies are programmed by setting their N, M and P values. 47909f455dcSMasahiro Yamada * The governing equations are: 48009f455dcSMasahiro Yamada * VCO = (Fi / m) * n, Fo = VCO / (2^p) 48109f455dcSMasahiro Yamada * where Fo is the output frequency from the PLL. 48209f455dcSMasahiro Yamada * Example: Set the output frequency to 216Mhz(Fo) with 12Mhz OSC(Fi) 48309f455dcSMasahiro Yamada * 216Mhz = ((12Mhz / m) * n) / (2^p) so n=432,m=12,p=1 48409f455dcSMasahiro Yamada * Please see Tegra TRM section 5.3 to get the detail for PLL Programming 48509f455dcSMasahiro Yamada * 48609f455dcSMasahiro Yamada * @param n PLL feedback divider(DIVN) 48709f455dcSMasahiro Yamada * @param m PLL input divider(DIVN) 48809f455dcSMasahiro Yamada * @param p post divider(DIVP) 48909f455dcSMasahiro Yamada * @param cpcon base PLL charge pump(CPCON) 49009f455dcSMasahiro Yamada * @return 0 if ok, -1 on error (the requested PLL is incorrect and cannot 49109f455dcSMasahiro Yamada * be overriden), 1 if PLL is already correct 49209f455dcSMasahiro Yamada */ 49309f455dcSMasahiro Yamada int clock_set_rate(enum clock_id clkid, u32 n, u32 m, u32 p, u32 cpcon) 49409f455dcSMasahiro Yamada { 49509f455dcSMasahiro Yamada u32 base_reg; 49609f455dcSMasahiro Yamada u32 misc_reg; 49709f455dcSMasahiro Yamada struct clk_pll *pll; 49809f455dcSMasahiro Yamada 49909f455dcSMasahiro Yamada pll = get_pll(clkid); 50009f455dcSMasahiro Yamada 50109f455dcSMasahiro Yamada base_reg = readl(&pll->pll_base); 50209f455dcSMasahiro Yamada 50309f455dcSMasahiro Yamada /* Set BYPASS, m, n and p to PLL_BASE */ 50409f455dcSMasahiro Yamada base_reg &= ~PLL_DIVM_MASK; 50509f455dcSMasahiro Yamada base_reg |= m << PLL_DIVM_SHIFT; 50609f455dcSMasahiro Yamada 50709f455dcSMasahiro Yamada base_reg &= ~PLL_DIVN_MASK; 50809f455dcSMasahiro Yamada base_reg |= n << PLL_DIVN_SHIFT; 50909f455dcSMasahiro Yamada 51009f455dcSMasahiro Yamada base_reg &= ~PLL_DIVP_MASK; 51109f455dcSMasahiro Yamada base_reg |= p << PLL_DIVP_SHIFT; 51209f455dcSMasahiro Yamada 51309f455dcSMasahiro Yamada if (clkid == CLOCK_ID_PERIPH) { 51409f455dcSMasahiro Yamada /* 51509f455dcSMasahiro Yamada * If the PLL is already set up, check that it is correct 51609f455dcSMasahiro Yamada * and record this info for clock_verify() to check. 51709f455dcSMasahiro Yamada */ 51809f455dcSMasahiro Yamada if (base_reg & PLL_BASE_OVRRIDE_MASK) { 51909f455dcSMasahiro Yamada base_reg |= PLL_ENABLE_MASK; 52009f455dcSMasahiro Yamada if (base_reg != readl(&pll->pll_base)) 52109f455dcSMasahiro Yamada pllp_valid = 0; 52209f455dcSMasahiro Yamada return pllp_valid ? 1 : -1; 52309f455dcSMasahiro Yamada } 52409f455dcSMasahiro Yamada base_reg |= PLL_BASE_OVRRIDE_MASK; 52509f455dcSMasahiro Yamada } 52609f455dcSMasahiro Yamada 52709f455dcSMasahiro Yamada base_reg |= PLL_BYPASS_MASK; 52809f455dcSMasahiro Yamada writel(base_reg, &pll->pll_base); 52909f455dcSMasahiro Yamada 53009f455dcSMasahiro Yamada /* Set cpcon to PLL_MISC */ 53109f455dcSMasahiro Yamada misc_reg = readl(&pll->pll_misc); 53209f455dcSMasahiro Yamada misc_reg &= ~PLL_CPCON_MASK; 53309f455dcSMasahiro Yamada misc_reg |= cpcon << PLL_CPCON_SHIFT; 53409f455dcSMasahiro Yamada writel(misc_reg, &pll->pll_misc); 53509f455dcSMasahiro Yamada 53609f455dcSMasahiro Yamada /* Enable PLL */ 53709f455dcSMasahiro Yamada base_reg |= PLL_ENABLE_MASK; 53809f455dcSMasahiro Yamada writel(base_reg, &pll->pll_base); 53909f455dcSMasahiro Yamada 54009f455dcSMasahiro Yamada /* Disable BYPASS */ 54109f455dcSMasahiro Yamada base_reg &= ~PLL_BYPASS_MASK; 54209f455dcSMasahiro Yamada writel(base_reg, &pll->pll_base); 54309f455dcSMasahiro Yamada 54409f455dcSMasahiro Yamada return 0; 54509f455dcSMasahiro Yamada } 54609f455dcSMasahiro Yamada 54709f455dcSMasahiro Yamada void clock_ll_start_uart(enum periph_id periph_id) 54809f455dcSMasahiro Yamada { 54909f455dcSMasahiro Yamada /* Assert UART reset and enable clock */ 55009f455dcSMasahiro Yamada reset_set_enable(periph_id, 1); 55109f455dcSMasahiro Yamada clock_enable(periph_id); 55209f455dcSMasahiro Yamada clock_ll_set_source(periph_id, 0); /* UARTx_CLK_SRC = 00, PLLP_OUT0 */ 55309f455dcSMasahiro Yamada 55409f455dcSMasahiro Yamada /* wait for 2us */ 55509f455dcSMasahiro Yamada udelay(2); 55609f455dcSMasahiro Yamada 55709f455dcSMasahiro Yamada /* De-assert reset to UART */ 55809f455dcSMasahiro Yamada reset_set_enable(periph_id, 0); 55909f455dcSMasahiro Yamada } 56009f455dcSMasahiro Yamada 56109f455dcSMasahiro Yamada #ifdef CONFIG_OF_CONTROL 56209f455dcSMasahiro Yamada int clock_decode_periph_id(const void *blob, int node) 56309f455dcSMasahiro Yamada { 56409f455dcSMasahiro Yamada enum periph_id id; 56509f455dcSMasahiro Yamada u32 cell[2]; 56609f455dcSMasahiro Yamada int err; 56709f455dcSMasahiro Yamada 56809f455dcSMasahiro Yamada err = fdtdec_get_int_array(blob, node, "clocks", cell, 56909f455dcSMasahiro Yamada ARRAY_SIZE(cell)); 57009f455dcSMasahiro Yamada if (err) 57109f455dcSMasahiro Yamada return -1; 57209f455dcSMasahiro Yamada id = clk_id_to_periph_id(cell[1]); 57309f455dcSMasahiro Yamada assert(clock_periph_id_isvalid(id)); 57409f455dcSMasahiro Yamada return id; 57509f455dcSMasahiro Yamada } 57609f455dcSMasahiro Yamada #endif /* CONFIG_OF_CONTROL */ 57709f455dcSMasahiro Yamada 57809f455dcSMasahiro Yamada int clock_verify(void) 57909f455dcSMasahiro Yamada { 58009f455dcSMasahiro Yamada struct clk_pll *pll = get_pll(CLOCK_ID_PERIPH); 58109f455dcSMasahiro Yamada u32 reg = readl(&pll->pll_base); 58209f455dcSMasahiro Yamada 58309f455dcSMasahiro Yamada if (!pllp_valid) { 58409f455dcSMasahiro Yamada printf("Warning: PLLP %x is not correct\n", reg); 58509f455dcSMasahiro Yamada return -1; 58609f455dcSMasahiro Yamada } 58709f455dcSMasahiro Yamada debug("PLLP %x is correct\n", reg); 58809f455dcSMasahiro Yamada return 0; 58909f455dcSMasahiro Yamada } 59009f455dcSMasahiro Yamada 59109f455dcSMasahiro Yamada void clock_init(void) 59209f455dcSMasahiro Yamada { 59309f455dcSMasahiro Yamada pll_rate[CLOCK_ID_MEMORY] = clock_get_rate(CLOCK_ID_MEMORY); 59409f455dcSMasahiro Yamada pll_rate[CLOCK_ID_PERIPH] = clock_get_rate(CLOCK_ID_PERIPH); 59509f455dcSMasahiro Yamada pll_rate[CLOCK_ID_CGENERAL] = clock_get_rate(CLOCK_ID_CGENERAL); 59609f455dcSMasahiro Yamada pll_rate[CLOCK_ID_OSC] = clock_get_rate(CLOCK_ID_OSC); 59709f455dcSMasahiro Yamada pll_rate[CLOCK_ID_SFROM32KHZ] = 32768; 59809f455dcSMasahiro Yamada pll_rate[CLOCK_ID_XCPU] = clock_get_rate(CLOCK_ID_XCPU); 59909f455dcSMasahiro Yamada debug("Osc = %d\n", pll_rate[CLOCK_ID_OSC]); 60009f455dcSMasahiro Yamada debug("PLLM = %d\n", pll_rate[CLOCK_ID_MEMORY]); 60109f455dcSMasahiro Yamada debug("PLLP = %d\n", pll_rate[CLOCK_ID_PERIPH]); 60209f455dcSMasahiro Yamada debug("PLLC = %d\n", pll_rate[CLOCK_ID_CGENERAL]); 60309f455dcSMasahiro Yamada debug("PLLX = %d\n", pll_rate[CLOCK_ID_XCPU]); 60409f455dcSMasahiro Yamada 60509f455dcSMasahiro Yamada /* Do any special system timer/TSC setup */ 60673c38934SStephen Warren #if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE) 60773c38934SStephen Warren if (!tegra_cpu_is_non_secure()) 60873c38934SStephen Warren #endif 60909f455dcSMasahiro Yamada arch_timer_init(); 61009f455dcSMasahiro Yamada } 61109f455dcSMasahiro Yamada 61209f455dcSMasahiro Yamada static void set_avp_clock_source(u32 src) 61309f455dcSMasahiro Yamada { 61409f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = 61509f455dcSMasahiro Yamada (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 61609f455dcSMasahiro Yamada u32 val; 61709f455dcSMasahiro Yamada 61809f455dcSMasahiro Yamada val = (src << SCLK_SWAKEUP_FIQ_SOURCE_SHIFT) | 61909f455dcSMasahiro Yamada (src << SCLK_SWAKEUP_IRQ_SOURCE_SHIFT) | 62009f455dcSMasahiro Yamada (src << SCLK_SWAKEUP_RUN_SOURCE_SHIFT) | 62109f455dcSMasahiro Yamada (src << SCLK_SWAKEUP_IDLE_SOURCE_SHIFT) | 62209f455dcSMasahiro Yamada (SCLK_SYS_STATE_RUN << SCLK_SYS_STATE_SHIFT); 62309f455dcSMasahiro Yamada writel(val, &clkrst->crc_sclk_brst_pol); 62409f455dcSMasahiro Yamada udelay(3); 62509f455dcSMasahiro Yamada } 62609f455dcSMasahiro Yamada 62709f455dcSMasahiro Yamada /* 62809f455dcSMasahiro Yamada * This function is useful on Tegra30, and any later SoCs that have compatible 62909f455dcSMasahiro Yamada * PLLP configuration registers. 63009f455dcSMasahiro Yamada */ 63109f455dcSMasahiro Yamada void tegra30_set_up_pllp(void) 63209f455dcSMasahiro Yamada { 63309f455dcSMasahiro Yamada struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 63409f455dcSMasahiro Yamada u32 reg; 63509f455dcSMasahiro Yamada 63609f455dcSMasahiro Yamada /* 63709f455dcSMasahiro Yamada * Based on the Tegra TRM, the system clock (which is the AVP clock) can 63809f455dcSMasahiro Yamada * run up to 275MHz. On power on, the default sytem clock source is set 63909f455dcSMasahiro Yamada * to PLLP_OUT0. This function sets PLLP's (hence PLLP_OUT0's) rate to 64009f455dcSMasahiro Yamada * 408MHz which is beyond system clock's upper limit. 64109f455dcSMasahiro Yamada * 64209f455dcSMasahiro Yamada * The fix is to set the system clock to CLK_M before initializing PLLP, 64309f455dcSMasahiro Yamada * and then switch back to PLLP_OUT4, which has an appropriate divider 64409f455dcSMasahiro Yamada * configured, after PLLP has been configured 64509f455dcSMasahiro Yamada */ 64609f455dcSMasahiro Yamada set_avp_clock_source(SCLK_SOURCE_CLKM); 64709f455dcSMasahiro Yamada 64809f455dcSMasahiro Yamada /* 64909f455dcSMasahiro Yamada * PLLP output frequency set to 408Mhz 65009f455dcSMasahiro Yamada * PLLC output frequency set to 228Mhz 65109f455dcSMasahiro Yamada */ 65209f455dcSMasahiro Yamada switch (clock_get_osc_freq()) { 65309f455dcSMasahiro Yamada case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */ 65409f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_PERIPH, 408, 12, 0, 8); 65509f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_CGENERAL, 456, 12, 1, 8); 65609f455dcSMasahiro Yamada break; 65709f455dcSMasahiro Yamada 65809f455dcSMasahiro Yamada case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */ 65909f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_PERIPH, 408, 26, 0, 8); 66009f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8); 66109f455dcSMasahiro Yamada break; 66209f455dcSMasahiro Yamada 66309f455dcSMasahiro Yamada case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */ 66409f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_PERIPH, 408, 13, 0, 8); 66509f455dcSMasahiro Yamada clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8); 66609f455dcSMasahiro Yamada break; 66709f455dcSMasahiro Yamada case CLOCK_OSC_FREQ_19_2: 66809f455dcSMasahiro Yamada default: 66909f455dcSMasahiro Yamada /* 67009f455dcSMasahiro Yamada * These are not supported. It is too early to print a 67109f455dcSMasahiro Yamada * message and the UART likely won't work anyway due to the 67209f455dcSMasahiro Yamada * oscillator being wrong. 67309f455dcSMasahiro Yamada */ 67409f455dcSMasahiro Yamada break; 67509f455dcSMasahiro Yamada } 67609f455dcSMasahiro Yamada 67709f455dcSMasahiro Yamada /* Set PLLP_OUT1, 2, 3 & 4 freqs to 9.6, 48, 102 & 204MHz */ 67809f455dcSMasahiro Yamada 67909f455dcSMasahiro Yamada /* OUT1, 2 */ 68009f455dcSMasahiro Yamada /* Assert RSTN before enable */ 68109f455dcSMasahiro Yamada reg = PLLP_OUT2_RSTN_EN | PLLP_OUT1_RSTN_EN; 68209f455dcSMasahiro Yamada writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[0]); 68309f455dcSMasahiro Yamada /* Set divisor and reenable */ 68409f455dcSMasahiro Yamada reg = (IN_408_OUT_48_DIVISOR << PLLP_OUT2_RATIO) 68509f455dcSMasahiro Yamada | PLLP_OUT2_OVR | PLLP_OUT2_CLKEN | PLLP_OUT2_RSTN_DIS 68609f455dcSMasahiro Yamada | (IN_408_OUT_9_6_DIVISOR << PLLP_OUT1_RATIO) 68709f455dcSMasahiro Yamada | PLLP_OUT1_OVR | PLLP_OUT1_CLKEN | PLLP_OUT1_RSTN_DIS; 68809f455dcSMasahiro Yamada writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[0]); 68909f455dcSMasahiro Yamada 69009f455dcSMasahiro Yamada /* OUT3, 4 */ 69109f455dcSMasahiro Yamada /* Assert RSTN before enable */ 69209f455dcSMasahiro Yamada reg = PLLP_OUT4_RSTN_EN | PLLP_OUT3_RSTN_EN; 69309f455dcSMasahiro Yamada writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[1]); 69409f455dcSMasahiro Yamada /* Set divisor and reenable */ 69509f455dcSMasahiro Yamada reg = (IN_408_OUT_204_DIVISOR << PLLP_OUT4_RATIO) 69609f455dcSMasahiro Yamada | PLLP_OUT4_OVR | PLLP_OUT4_CLKEN | PLLP_OUT4_RSTN_DIS 69709f455dcSMasahiro Yamada | (IN_408_OUT_102_DIVISOR << PLLP_OUT3_RATIO) 69809f455dcSMasahiro Yamada | PLLP_OUT3_OVR | PLLP_OUT3_CLKEN | PLLP_OUT3_RSTN_DIS; 69909f455dcSMasahiro Yamada writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[1]); 70009f455dcSMasahiro Yamada 70109f455dcSMasahiro Yamada set_avp_clock_source(SCLK_SOURCE_PLLP_OUT4); 70209f455dcSMasahiro Yamada } 703