xref: /rk3399_rockchip-uboot/arch/arm/mach-sunxi/rsb.c (revision 40345e9ea74b0caef06f205364bb2cf93528cc40)
1*e6e505b9SAlexander Graf /*
2*e6e505b9SAlexander Graf  * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
3*e6e505b9SAlexander Graf  *
4*e6e505b9SAlexander Graf  * Based on allwinner u-boot sources rsb code which is:
5*e6e505b9SAlexander Graf  * (C) Copyright 2007-2013
6*e6e505b9SAlexander Graf  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7*e6e505b9SAlexander Graf  * lixiang <lixiang@allwinnertech.com>
8*e6e505b9SAlexander Graf  *
9*e6e505b9SAlexander Graf  * SPDX-License-Identifier:	GPL-2.0+
10*e6e505b9SAlexander Graf  */
11*e6e505b9SAlexander Graf 
12*e6e505b9SAlexander Graf #include <common.h>
13*e6e505b9SAlexander Graf #include <errno.h>
14*e6e505b9SAlexander Graf #include <asm/arch/cpu.h>
15*e6e505b9SAlexander Graf #include <asm/arch/gpio.h>
16*e6e505b9SAlexander Graf #include <asm/arch/prcm.h>
17*e6e505b9SAlexander Graf #include <asm/arch/rsb.h>
18*e6e505b9SAlexander Graf 
19*e6e505b9SAlexander Graf static int rsb_set_device_mode(void);
20*e6e505b9SAlexander Graf 
rsb_cfg_io(void)21*e6e505b9SAlexander Graf static void rsb_cfg_io(void)
22*e6e505b9SAlexander Graf {
23*e6e505b9SAlexander Graf #ifdef CONFIG_MACH_SUN8I
24*e6e505b9SAlexander Graf 	sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_GPL_R_RSB);
25*e6e505b9SAlexander Graf 	sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_GPL_R_RSB);
26*e6e505b9SAlexander Graf 	sunxi_gpio_set_pull(SUNXI_GPL(0), 1);
27*e6e505b9SAlexander Graf 	sunxi_gpio_set_pull(SUNXI_GPL(1), 1);
28*e6e505b9SAlexander Graf 	sunxi_gpio_set_drv(SUNXI_GPL(0), 2);
29*e6e505b9SAlexander Graf 	sunxi_gpio_set_drv(SUNXI_GPL(1), 2);
30*e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN9I
31*e6e505b9SAlexander Graf 	sunxi_gpio_set_cfgpin(SUNXI_GPN(0), SUN9I_GPN_R_RSB);
32*e6e505b9SAlexander Graf 	sunxi_gpio_set_cfgpin(SUNXI_GPN(1), SUN9I_GPN_R_RSB);
33*e6e505b9SAlexander Graf 	sunxi_gpio_set_pull(SUNXI_GPN(0), 1);
34*e6e505b9SAlexander Graf 	sunxi_gpio_set_pull(SUNXI_GPN(1), 1);
35*e6e505b9SAlexander Graf 	sunxi_gpio_set_drv(SUNXI_GPN(0), 2);
36*e6e505b9SAlexander Graf 	sunxi_gpio_set_drv(SUNXI_GPN(1), 2);
37*e6e505b9SAlexander Graf #else
38*e6e505b9SAlexander Graf #error unsupported MACH_SUNXI
39*e6e505b9SAlexander Graf #endif
40*e6e505b9SAlexander Graf }
41*e6e505b9SAlexander Graf 
rsb_set_clk(void)42*e6e505b9SAlexander Graf static void rsb_set_clk(void)
43*e6e505b9SAlexander Graf {
44*e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
45*e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
46*e6e505b9SAlexander Graf 	u32 div = 0;
47*e6e505b9SAlexander Graf 	u32 cd_odly = 0;
48*e6e505b9SAlexander Graf 
49*e6e505b9SAlexander Graf 	/* Source is Hosc24M, set RSB clk to 3Mhz */
50*e6e505b9SAlexander Graf 	div = 24000000 / 3000000 / 2 - 1;
51*e6e505b9SAlexander Graf 	cd_odly = div >> 1;
52*e6e505b9SAlexander Graf 	if (!cd_odly)
53*e6e505b9SAlexander Graf 		cd_odly = 1;
54*e6e505b9SAlexander Graf 
55*e6e505b9SAlexander Graf 	writel((cd_odly << 8) | div, &rsb->ccr);
56*e6e505b9SAlexander Graf }
57*e6e505b9SAlexander Graf 
rsb_init(void)58*e6e505b9SAlexander Graf int rsb_init(void)
59*e6e505b9SAlexander Graf {
60*e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
61*e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
62*e6e505b9SAlexander Graf 
63*e6e505b9SAlexander Graf 	/* Enable RSB and PIO clk, and de-assert their resets */
64*e6e505b9SAlexander Graf 	prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_RSB);
65*e6e505b9SAlexander Graf 
66*e6e505b9SAlexander Graf 	/* Setup external pins */
67*e6e505b9SAlexander Graf 	rsb_cfg_io();
68*e6e505b9SAlexander Graf 
69*e6e505b9SAlexander Graf 	writel(RSB_CTRL_SOFT_RST, &rsb->ctrl);
70*e6e505b9SAlexander Graf 	rsb_set_clk();
71*e6e505b9SAlexander Graf 
72*e6e505b9SAlexander Graf 	return rsb_set_device_mode();
73*e6e505b9SAlexander Graf }
74*e6e505b9SAlexander Graf 
rsb_await_trans(void)75*e6e505b9SAlexander Graf static int rsb_await_trans(void)
76*e6e505b9SAlexander Graf {
77*e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
78*e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
79*e6e505b9SAlexander Graf 	unsigned long tmo = timer_get_us() + 1000000;
80*e6e505b9SAlexander Graf 	u32 stat;
81*e6e505b9SAlexander Graf 	int ret;
82*e6e505b9SAlexander Graf 
83*e6e505b9SAlexander Graf 	while (1) {
84*e6e505b9SAlexander Graf 		stat = readl(&rsb->stat);
85*e6e505b9SAlexander Graf 		if (stat & RSB_STAT_LBSY_INT) {
86*e6e505b9SAlexander Graf 			ret = -EBUSY;
87*e6e505b9SAlexander Graf 			break;
88*e6e505b9SAlexander Graf 		}
89*e6e505b9SAlexander Graf 		if (stat & RSB_STAT_TERR_INT) {
90*e6e505b9SAlexander Graf 			ret = -EIO;
91*e6e505b9SAlexander Graf 			break;
92*e6e505b9SAlexander Graf 		}
93*e6e505b9SAlexander Graf 		if (stat & RSB_STAT_TOVER_INT) {
94*e6e505b9SAlexander Graf 			ret = 0;
95*e6e505b9SAlexander Graf 			break;
96*e6e505b9SAlexander Graf 		}
97*e6e505b9SAlexander Graf 		if (timer_get_us() > tmo) {
98*e6e505b9SAlexander Graf 			ret = -ETIME;
99*e6e505b9SAlexander Graf 			break;
100*e6e505b9SAlexander Graf 		}
101*e6e505b9SAlexander Graf 	}
102*e6e505b9SAlexander Graf 	writel(stat, &rsb->stat); /* Clear status bits */
103*e6e505b9SAlexander Graf 
104*e6e505b9SAlexander Graf 	return ret;
105*e6e505b9SAlexander Graf }
106*e6e505b9SAlexander Graf 
rsb_set_device_mode(void)107*e6e505b9SAlexander Graf static int rsb_set_device_mode(void)
108*e6e505b9SAlexander Graf {
109*e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
110*e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
111*e6e505b9SAlexander Graf 	unsigned long tmo = timer_get_us() + 1000000;
112*e6e505b9SAlexander Graf 
113*e6e505b9SAlexander Graf 	writel(RSB_DMCR_DEVICE_MODE_START | RSB_DMCR_DEVICE_MODE_DATA,
114*e6e505b9SAlexander Graf 	       &rsb->dmcr);
115*e6e505b9SAlexander Graf 
116*e6e505b9SAlexander Graf 	while (readl(&rsb->dmcr) & RSB_DMCR_DEVICE_MODE_START) {
117*e6e505b9SAlexander Graf 		if (timer_get_us() > tmo)
118*e6e505b9SAlexander Graf 			return -ETIME;
119*e6e505b9SAlexander Graf 	}
120*e6e505b9SAlexander Graf 
121*e6e505b9SAlexander Graf 	return rsb_await_trans();
122*e6e505b9SAlexander Graf }
123*e6e505b9SAlexander Graf 
rsb_do_trans(void)124*e6e505b9SAlexander Graf static int rsb_do_trans(void)
125*e6e505b9SAlexander Graf {
126*e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
127*e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
128*e6e505b9SAlexander Graf 
129*e6e505b9SAlexander Graf 	setbits_le32(&rsb->ctrl, RSB_CTRL_START_TRANS);
130*e6e505b9SAlexander Graf 	return rsb_await_trans();
131*e6e505b9SAlexander Graf }
132*e6e505b9SAlexander Graf 
rsb_set_device_address(u16 device_addr,u16 runtime_addr)133*e6e505b9SAlexander Graf int rsb_set_device_address(u16 device_addr, u16 runtime_addr)
134*e6e505b9SAlexander Graf {
135*e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
136*e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
137*e6e505b9SAlexander Graf 
138*e6e505b9SAlexander Graf 	writel(RSB_DEVADDR_RUNTIME_ADDR(runtime_addr) |
139*e6e505b9SAlexander Graf 	       RSB_DEVADDR_DEVICE_ADDR(device_addr), &rsb->devaddr);
140*e6e505b9SAlexander Graf 	writel(RSB_CMD_SET_RTSADDR, &rsb->cmd);
141*e6e505b9SAlexander Graf 
142*e6e505b9SAlexander Graf 	return rsb_do_trans();
143*e6e505b9SAlexander Graf }
144*e6e505b9SAlexander Graf 
rsb_write(const u16 runtime_device_addr,const u8 reg_addr,u8 data)145*e6e505b9SAlexander Graf int rsb_write(const u16 runtime_device_addr, const u8 reg_addr, u8 data)
146*e6e505b9SAlexander Graf {
147*e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
148*e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
149*e6e505b9SAlexander Graf 
150*e6e505b9SAlexander Graf 	writel(RSB_DEVADDR_RUNTIME_ADDR(runtime_device_addr), &rsb->devaddr);
151*e6e505b9SAlexander Graf 	writel(reg_addr, &rsb->addr);
152*e6e505b9SAlexander Graf 	writel(data, &rsb->data);
153*e6e505b9SAlexander Graf 	writel(RSB_CMD_BYTE_WRITE, &rsb->cmd);
154*e6e505b9SAlexander Graf 
155*e6e505b9SAlexander Graf 	return rsb_do_trans();
156*e6e505b9SAlexander Graf }
157*e6e505b9SAlexander Graf 
rsb_read(const u16 runtime_device_addr,const u8 reg_addr,u8 * data)158*e6e505b9SAlexander Graf int rsb_read(const u16 runtime_device_addr, const u8 reg_addr, u8 *data)
159*e6e505b9SAlexander Graf {
160*e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
161*e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
162*e6e505b9SAlexander Graf 	int ret;
163*e6e505b9SAlexander Graf 
164*e6e505b9SAlexander Graf 	writel(RSB_DEVADDR_RUNTIME_ADDR(runtime_device_addr), &rsb->devaddr);
165*e6e505b9SAlexander Graf 	writel(reg_addr, &rsb->addr);
166*e6e505b9SAlexander Graf 	writel(RSB_CMD_BYTE_READ, &rsb->cmd);
167*e6e505b9SAlexander Graf 
168*e6e505b9SAlexander Graf 	ret = rsb_do_trans();
169*e6e505b9SAlexander Graf 	if (ret)
170*e6e505b9SAlexander Graf 		return ret;
171*e6e505b9SAlexander Graf 
172*e6e505b9SAlexander Graf 	*data = readl(&rsb->data) & 0xff;
173*e6e505b9SAlexander Graf 
174*e6e505b9SAlexander Graf 	return 0;
175*e6e505b9SAlexander Graf }
176