xref: /rk3399_rockchip-uboot/arch/arm/mach-sunxi/dram_sun8i_a23.c (revision 40345e9ea74b0caef06f205364bb2cf93528cc40)
1*e6e505b9SAlexander Graf /*
2*e6e505b9SAlexander Graf  * Sun8i platform dram controller init.
3*e6e505b9SAlexander Graf  *
4*e6e505b9SAlexander Graf  * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
5*e6e505b9SAlexander Graf  *
6*e6e505b9SAlexander Graf  * SPDX-License-Identifier:	GPL-2.0+
7*e6e505b9SAlexander Graf  */
8*e6e505b9SAlexander Graf 
9*e6e505b9SAlexander Graf /*
10*e6e505b9SAlexander Graf  * Note this code uses a lot of magic hex values, that is because this code
11*e6e505b9SAlexander Graf  * simply replays the init sequence as done by the Allwinner boot0 code, so
12*e6e505b9SAlexander Graf  * we do not know what these values mean. There are no symbolic constants for
13*e6e505b9SAlexander Graf  * these magic values, since we do not know how to name them and making up
14*e6e505b9SAlexander Graf  * names for them is not useful.
15*e6e505b9SAlexander Graf  *
16*e6e505b9SAlexander Graf  * The register-layout of the sunxi_mctl_phy_reg-s looks a lot like the one
17*e6e505b9SAlexander Graf  * found in the TI Keystone2 documentation:
18*e6e505b9SAlexander Graf  * http://www.ti.com/lit/ug/spruhn7a/spruhn7a.pdf
19*e6e505b9SAlexander Graf  * "Table4-2 DDR3 PHY Registers"
20*e6e505b9SAlexander Graf  * This may be used as a (possible) reference for future work / cleanups.
21*e6e505b9SAlexander Graf  */
22*e6e505b9SAlexander Graf 
23*e6e505b9SAlexander Graf #include <common.h>
24*e6e505b9SAlexander Graf #include <errno.h>
25*e6e505b9SAlexander Graf #include <asm/io.h>
26*e6e505b9SAlexander Graf #include <asm/arch/clock.h>
27*e6e505b9SAlexander Graf #include <asm/arch/dram.h>
28*e6e505b9SAlexander Graf #include <asm/arch/prcm.h>
29*e6e505b9SAlexander Graf 
30*e6e505b9SAlexander Graf static const struct dram_para dram_para = {
31*e6e505b9SAlexander Graf 	.clock = CONFIG_DRAM_CLK,
32*e6e505b9SAlexander Graf 	.type = 3,
33*e6e505b9SAlexander Graf 	.zq = CONFIG_DRAM_ZQ,
34*e6e505b9SAlexander Graf 	.odt_en = IS_ENABLED(CONFIG_DRAM_ODT_EN),
35*e6e505b9SAlexander Graf 	.odt_correction = CONFIG_DRAM_ODT_CORRECTION,
36*e6e505b9SAlexander Graf 	.para1 = 0, /* not used (only used when tpr13 bit 31 is set */
37*e6e505b9SAlexander Graf 	.para2 = 0, /* not used (only used when tpr13 bit 31 is set */
38*e6e505b9SAlexander Graf 	.mr0 = 6736,
39*e6e505b9SAlexander Graf 	.mr1 = 4,
40*e6e505b9SAlexander Graf 	.mr2 = 16,
41*e6e505b9SAlexander Graf 	.mr3 = 0,
42*e6e505b9SAlexander Graf 	/* tpr0 - 10 contain timing constants or-ed together in u32 vals */
43*e6e505b9SAlexander Graf 	.tpr0 = 0x2ab83def,
44*e6e505b9SAlexander Graf 	.tpr1 = 0x18082356,
45*e6e505b9SAlexander Graf 	.tpr2 = 0x00034156,
46*e6e505b9SAlexander Graf 	.tpr3 = 0x448c5533,
47*e6e505b9SAlexander Graf 	.tpr4 = 0x08010d00,
48*e6e505b9SAlexander Graf 	.tpr5 = 0x0340b20f,
49*e6e505b9SAlexander Graf 	.tpr6 = 0x20d118cc,
50*e6e505b9SAlexander Graf 	.tpr7 = 0x14062485,
51*e6e505b9SAlexander Graf 	.tpr8 = 0x220d1d52,
52*e6e505b9SAlexander Graf 	.tpr9 = 0x1e078c22,
53*e6e505b9SAlexander Graf 	.tpr10 = 0x3c,
54*e6e505b9SAlexander Graf 	.tpr11 = 0, /* not used */
55*e6e505b9SAlexander Graf 	.tpr12 = 0, /* not used */
56*e6e505b9SAlexander Graf 	.tpr13 = 0x30000,
57*e6e505b9SAlexander Graf };
58*e6e505b9SAlexander Graf 
mctl_sys_init(void)59*e6e505b9SAlexander Graf static void mctl_sys_init(void)
60*e6e505b9SAlexander Graf {
61*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg * const ccm =
62*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
63*e6e505b9SAlexander Graf 
64*e6e505b9SAlexander Graf 	/* enable pll5, note the divide by 2 is deliberate! */
65*e6e505b9SAlexander Graf 	clock_set_pll5(dram_para.clock * 1000000 / 2,
66*e6e505b9SAlexander Graf 		       dram_para.tpr13 & 0x40000);
67*e6e505b9SAlexander Graf 
68*e6e505b9SAlexander Graf 	/* deassert ahb mctl reset */
69*e6e505b9SAlexander Graf 	setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
70*e6e505b9SAlexander Graf 
71*e6e505b9SAlexander Graf 	/* enable ahb mctl clock */
72*e6e505b9SAlexander Graf 	setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
73*e6e505b9SAlexander Graf }
74*e6e505b9SAlexander Graf 
mctl_apply_odt_correction(u32 * reg,int correction)75*e6e505b9SAlexander Graf static void mctl_apply_odt_correction(u32 *reg, int correction)
76*e6e505b9SAlexander Graf {
77*e6e505b9SAlexander Graf 	int val;
78*e6e505b9SAlexander Graf 
79*e6e505b9SAlexander Graf 	val = (readl(reg) >> 8) & 0xff;
80*e6e505b9SAlexander Graf 	val += correction;
81*e6e505b9SAlexander Graf 
82*e6e505b9SAlexander Graf 	/* clamp */
83*e6e505b9SAlexander Graf 	if (val < 0)
84*e6e505b9SAlexander Graf 		val = 0;
85*e6e505b9SAlexander Graf 	else if (val > 255)
86*e6e505b9SAlexander Graf 		val = 255;
87*e6e505b9SAlexander Graf 
88*e6e505b9SAlexander Graf 	clrsetbits_le32(reg, 0xff00, val << 8);
89*e6e505b9SAlexander Graf }
90*e6e505b9SAlexander Graf 
mctl_init(u32 * bus_width)91*e6e505b9SAlexander Graf static void mctl_init(u32 *bus_width)
92*e6e505b9SAlexander Graf {
93*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg * const ccm =
94*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
95*e6e505b9SAlexander Graf 	struct sunxi_mctl_com_reg * const mctl_com =
96*e6e505b9SAlexander Graf 		(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
97*e6e505b9SAlexander Graf 	struct sunxi_mctl_ctl_reg * const mctl_ctl =
98*e6e505b9SAlexander Graf 		(struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
99*e6e505b9SAlexander Graf 	struct sunxi_mctl_phy_reg * const mctl_phy =
100*e6e505b9SAlexander Graf 		(struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
101*e6e505b9SAlexander Graf 
102*e6e505b9SAlexander Graf 	if (dram_para.tpr13 & 0x20)
103*e6e505b9SAlexander Graf 		writel(0x40b, &mctl_phy->dcr);
104*e6e505b9SAlexander Graf 	else
105*e6e505b9SAlexander Graf 		writel(0x1000040b, &mctl_phy->dcr);
106*e6e505b9SAlexander Graf 
107*e6e505b9SAlexander Graf 	if (dram_para.clock >= 480)
108*e6e505b9SAlexander Graf 		writel(0x5c000, &mctl_phy->dllgcr);
109*e6e505b9SAlexander Graf 	else
110*e6e505b9SAlexander Graf 		writel(0xdc000, &mctl_phy->dllgcr);
111*e6e505b9SAlexander Graf 
112*e6e505b9SAlexander Graf 	writel(0x0a003e3f, &mctl_phy->pgcr0);
113*e6e505b9SAlexander Graf 	writel(0x03008421, &mctl_phy->pgcr1);
114*e6e505b9SAlexander Graf 
115*e6e505b9SAlexander Graf 	writel(dram_para.mr0, &mctl_phy->mr0);
116*e6e505b9SAlexander Graf 	writel(dram_para.mr1, &mctl_phy->mr1);
117*e6e505b9SAlexander Graf 	writel(dram_para.mr2, &mctl_phy->mr2);
118*e6e505b9SAlexander Graf 	writel(dram_para.mr3, &mctl_phy->mr3);
119*e6e505b9SAlexander Graf 
120*e6e505b9SAlexander Graf 	if (!(dram_para.tpr13 & 0x10000)) {
121*e6e505b9SAlexander Graf 		clrsetbits_le32(&mctl_phy->dx0gcr, 0x3800, 0x2000);
122*e6e505b9SAlexander Graf 		clrsetbits_le32(&mctl_phy->dx1gcr, 0x3800, 0x2000);
123*e6e505b9SAlexander Graf 	}
124*e6e505b9SAlexander Graf 
125*e6e505b9SAlexander Graf 	/*
126*e6e505b9SAlexander Graf 	 * All the masking and shifting below converts what I assume are DDR
127*e6e505b9SAlexander Graf 	 * timing constants from Allwinner dram_para tpr format to the actual
128*e6e505b9SAlexander Graf 	 * timing registers format.
129*e6e505b9SAlexander Graf 	 */
130*e6e505b9SAlexander Graf 
131*e6e505b9SAlexander Graf 	writel((dram_para.tpr0 & 0x000fffff), &mctl_phy->ptr2);
132*e6e505b9SAlexander Graf 	writel((dram_para.tpr1 & 0x1fffffff), &mctl_phy->ptr3);
133*e6e505b9SAlexander Graf 	writel((dram_para.tpr0 & 0x3ff00000) >> 2 |
134*e6e505b9SAlexander Graf 	       (dram_para.tpr2 & 0x0003ffff), &mctl_phy->ptr4);
135*e6e505b9SAlexander Graf 
136*e6e505b9SAlexander Graf 	writel(dram_para.tpr3, &mctl_phy->dtpr0);
137*e6e505b9SAlexander Graf 	writel(dram_para.tpr4, &mctl_phy->dtpr2);
138*e6e505b9SAlexander Graf 
139*e6e505b9SAlexander Graf 	writel(0x01000081, &mctl_phy->dtcr);
140*e6e505b9SAlexander Graf 
141*e6e505b9SAlexander Graf 	if (dram_para.clock <= 240 || !dram_para.odt_en) {
142*e6e505b9SAlexander Graf 		clrbits_le32(&mctl_phy->dx0gcr, 0x600);
143*e6e505b9SAlexander Graf 		clrbits_le32(&mctl_phy->dx1gcr, 0x600);
144*e6e505b9SAlexander Graf 	}
145*e6e505b9SAlexander Graf 	if (dram_para.clock <= 240) {
146*e6e505b9SAlexander Graf 		writel(0, &mctl_phy->odtcr);
147*e6e505b9SAlexander Graf 		writel(0, &mctl_ctl->odtmap);
148*e6e505b9SAlexander Graf 	}
149*e6e505b9SAlexander Graf 
150*e6e505b9SAlexander Graf 	writel(((dram_para.tpr5 & 0x0f00) << 12) |
151*e6e505b9SAlexander Graf 	       ((dram_para.tpr5 & 0x00f8) <<  9) |
152*e6e505b9SAlexander Graf 	       ((dram_para.tpr5 & 0x0007) <<  8),
153*e6e505b9SAlexander Graf 	       &mctl_ctl->rfshctl0);
154*e6e505b9SAlexander Graf 
155*e6e505b9SAlexander Graf 	writel(((dram_para.tpr5 & 0x0003f000) << 12) |
156*e6e505b9SAlexander Graf 	       ((dram_para.tpr5 & 0x00fc0000) >>  2) |
157*e6e505b9SAlexander Graf 	       ((dram_para.tpr5 & 0x3f000000) >> 16) |
158*e6e505b9SAlexander Graf 	       ((dram_para.tpr6 & 0x0000003f) >>  0),
159*e6e505b9SAlexander Graf 	       &mctl_ctl->dramtmg0);
160*e6e505b9SAlexander Graf 
161*e6e505b9SAlexander Graf 	writel(((dram_para.tpr6 & 0x000007c0) << 10) |
162*e6e505b9SAlexander Graf 	       ((dram_para.tpr6 & 0x0000f800) >> 3) |
163*e6e505b9SAlexander Graf 	       ((dram_para.tpr6 & 0x003f0000) >> 16),
164*e6e505b9SAlexander Graf 	       &mctl_ctl->dramtmg1);
165*e6e505b9SAlexander Graf 
166*e6e505b9SAlexander Graf 	writel(((dram_para.tpr6 & 0x0fc00000) << 2) |
167*e6e505b9SAlexander Graf 	       ((dram_para.tpr7 & 0x0000001f) << 16) |
168*e6e505b9SAlexander Graf 	       ((dram_para.tpr7 & 0x000003e0) << 3) |
169*e6e505b9SAlexander Graf 	       ((dram_para.tpr7 & 0x0000fc00) >> 10),
170*e6e505b9SAlexander Graf 	       &mctl_ctl->dramtmg2);
171*e6e505b9SAlexander Graf 
172*e6e505b9SAlexander Graf 	writel(((dram_para.tpr7 & 0x03ff0000) >> 16) |
173*e6e505b9SAlexander Graf 	       ((dram_para.tpr6 & 0xf0000000) >> 16),
174*e6e505b9SAlexander Graf 	       &mctl_ctl->dramtmg3);
175*e6e505b9SAlexander Graf 
176*e6e505b9SAlexander Graf 	writel(((dram_para.tpr7 & 0x3c000000) >> 2 ) |
177*e6e505b9SAlexander Graf 	       ((dram_para.tpr8 & 0x00000007) << 16) |
178*e6e505b9SAlexander Graf 	       ((dram_para.tpr8 & 0x00000038) << 5) |
179*e6e505b9SAlexander Graf 	       ((dram_para.tpr8 & 0x000003c0) >> 6),
180*e6e505b9SAlexander Graf 	       &mctl_ctl->dramtmg4);
181*e6e505b9SAlexander Graf 
182*e6e505b9SAlexander Graf 	writel(((dram_para.tpr8 & 0x00003c00) << 14) |
183*e6e505b9SAlexander Graf 	       ((dram_para.tpr8 & 0x0003c000) <<  2) |
184*e6e505b9SAlexander Graf 	       ((dram_para.tpr8 & 0x00fc0000) >> 10) |
185*e6e505b9SAlexander Graf 	       ((dram_para.tpr8 & 0x0f000000) >> 24),
186*e6e505b9SAlexander Graf 	       &mctl_ctl->dramtmg5);
187*e6e505b9SAlexander Graf 
188*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_ctl->dramtmg8);
189*e6e505b9SAlexander Graf 
190*e6e505b9SAlexander Graf 	writel(((dram_para.tpr8 & 0xf0000000) >> 4) |
191*e6e505b9SAlexander Graf 	       ((dram_para.tpr9 & 0x00007c00) << 6) |
192*e6e505b9SAlexander Graf 	       ((dram_para.tpr9 & 0x000003e0) << 3) |
193*e6e505b9SAlexander Graf 	       ((dram_para.tpr9 & 0x0000001f) >> 0),
194*e6e505b9SAlexander Graf 	       &mctl_ctl->pitmg0);
195*e6e505b9SAlexander Graf 
196*e6e505b9SAlexander Graf 	setbits_le32(&mctl_ctl->pitmg1, 0x80000);
197*e6e505b9SAlexander Graf 
198*e6e505b9SAlexander Graf 	writel(((dram_para.tpr9 & 0x003f8000) << 9) | 0x2001,
199*e6e505b9SAlexander Graf 	       &mctl_ctl->sched);
200*e6e505b9SAlexander Graf 
201*e6e505b9SAlexander Graf 	writel((dram_para.mr0 << 16) | dram_para.mr1, &mctl_ctl->init3);
202*e6e505b9SAlexander Graf 	writel((dram_para.mr2 << 16) | dram_para.mr3, &mctl_ctl->init4);
203*e6e505b9SAlexander Graf 
204*e6e505b9SAlexander Graf 	writel(0x00000000, &mctl_ctl->pimisc);
205*e6e505b9SAlexander Graf 	writel(0x80000000, &mctl_ctl->upd0);
206*e6e505b9SAlexander Graf 
207*e6e505b9SAlexander Graf 	writel(((dram_para.tpr9  & 0xffc00000) >> 22) |
208*e6e505b9SAlexander Graf 	       ((dram_para.tpr10 & 0x00000fff) << 16),
209*e6e505b9SAlexander Graf 	       &mctl_ctl->rfshtmg);
210*e6e505b9SAlexander Graf 
211*e6e505b9SAlexander Graf 	if (dram_para.tpr13 & 0x20)
212*e6e505b9SAlexander Graf 		writel(0x01040001, &mctl_ctl->mstr);
213*e6e505b9SAlexander Graf 	else
214*e6e505b9SAlexander Graf 		writel(0x01040401, &mctl_ctl->mstr);
215*e6e505b9SAlexander Graf 
216*e6e505b9SAlexander Graf 	if (!(dram_para.tpr13 & 0x20000)) {
217*e6e505b9SAlexander Graf 		writel(0x00000002, &mctl_ctl->pwrctl);
218*e6e505b9SAlexander Graf 		writel(0x00008001, &mctl_ctl->pwrtmg);
219*e6e505b9SAlexander Graf 	}
220*e6e505b9SAlexander Graf 
221*e6e505b9SAlexander Graf 	writel(0x00000001, &mctl_ctl->rfshctl3);
222*e6e505b9SAlexander Graf 	writel(0x00000001, &mctl_ctl->pimisc);
223*e6e505b9SAlexander Graf 
224*e6e505b9SAlexander Graf 	/* deassert dram_clk_cfg reset */
225*e6e505b9SAlexander Graf 	setbits_le32(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_RST);
226*e6e505b9SAlexander Graf 
227*e6e505b9SAlexander Graf 	setbits_le32(&mctl_com->ccr, 0x80000);
228*e6e505b9SAlexander Graf 
229*e6e505b9SAlexander Graf 	/* zq stuff */
230*e6e505b9SAlexander Graf 	writel((dram_para.zq >> 8) & 0xff, &mctl_phy->zqcr1);
231*e6e505b9SAlexander Graf 
232*e6e505b9SAlexander Graf 	writel(0x00000003, &mctl_phy->pir);
233*e6e505b9SAlexander Graf 	udelay(10);
234*e6e505b9SAlexander Graf 	mctl_await_completion(&mctl_phy->pgsr0, 0x09, 0x09);
235*e6e505b9SAlexander Graf 
236*e6e505b9SAlexander Graf 	writel(readl(&mctl_phy->zqsr0) | 0x10000000, &mctl_phy->zqcr2);
237*e6e505b9SAlexander Graf 	writel(dram_para.zq & 0xff, &mctl_phy->zqcr1);
238*e6e505b9SAlexander Graf 
239*e6e505b9SAlexander Graf 	/* A23-v1.0 SDK uses 0xfdf3, A23-v2.0 SDK uses 0x5f3 */
240*e6e505b9SAlexander Graf 	writel(0x000005f3, &mctl_phy->pir);
241*e6e505b9SAlexander Graf 	udelay(10);
242*e6e505b9SAlexander Graf 	mctl_await_completion(&mctl_phy->pgsr0, 0x03, 0x03);
243*e6e505b9SAlexander Graf 
244*e6e505b9SAlexander Graf 	if (readl(&mctl_phy->dx1gsr0) & 0x1000000) {
245*e6e505b9SAlexander Graf 		*bus_width = 8;
246*e6e505b9SAlexander Graf 		writel(0, &mctl_phy->dx1gcr);
247*e6e505b9SAlexander Graf 		writel(dram_para.zq & 0xff, &mctl_phy->zqcr1);
248*e6e505b9SAlexander Graf 		writel(0x5f3, &mctl_phy->pir);
249*e6e505b9SAlexander Graf 		udelay(10000);
250*e6e505b9SAlexander Graf 		setbits_le32(&mctl_ctl->mstr, 0x1000);
251*e6e505b9SAlexander Graf 	} else
252*e6e505b9SAlexander Graf 		*bus_width = 16;
253*e6e505b9SAlexander Graf 
254*e6e505b9SAlexander Graf 	if (dram_para.odt_correction) {
255*e6e505b9SAlexander Graf 		mctl_apply_odt_correction(&mctl_phy->dx0lcdlr1,
256*e6e505b9SAlexander Graf 					  dram_para.odt_correction);
257*e6e505b9SAlexander Graf 		mctl_apply_odt_correction(&mctl_phy->dx1lcdlr1,
258*e6e505b9SAlexander Graf 					  dram_para.odt_correction);
259*e6e505b9SAlexander Graf 	}
260*e6e505b9SAlexander Graf 
261*e6e505b9SAlexander Graf 	mctl_await_completion(&mctl_ctl->statr, 0x01, 0x01);
262*e6e505b9SAlexander Graf 
263*e6e505b9SAlexander Graf 	writel(0x08003e3f, &mctl_phy->pgcr0);
264*e6e505b9SAlexander Graf 	writel(0x00000000, &mctl_ctl->rfshctl3);
265*e6e505b9SAlexander Graf }
266*e6e505b9SAlexander Graf 
sunxi_dram_init(void)267*e6e505b9SAlexander Graf unsigned long sunxi_dram_init(void)
268*e6e505b9SAlexander Graf {
269*e6e505b9SAlexander Graf 	struct sunxi_mctl_com_reg * const mctl_com =
270*e6e505b9SAlexander Graf 		(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
271*e6e505b9SAlexander Graf 	const u32 columns = 13;
272*e6e505b9SAlexander Graf 	u32 bus, bus_width, offset, page_size, rows;
273*e6e505b9SAlexander Graf 
274*e6e505b9SAlexander Graf 	mctl_sys_init();
275*e6e505b9SAlexander Graf 	mctl_init(&bus_width);
276*e6e505b9SAlexander Graf 
277*e6e505b9SAlexander Graf 	if (bus_width == 16) {
278*e6e505b9SAlexander Graf 		page_size = 8;
279*e6e505b9SAlexander Graf 		bus = 1;
280*e6e505b9SAlexander Graf 	} else {
281*e6e505b9SAlexander Graf 		page_size = 7;
282*e6e505b9SAlexander Graf 		bus = 0;
283*e6e505b9SAlexander Graf 	}
284*e6e505b9SAlexander Graf 
285*e6e505b9SAlexander Graf 	if (!(dram_para.tpr13 & 0x80000000)) {
286*e6e505b9SAlexander Graf 		/* Detect and set rows */
287*e6e505b9SAlexander Graf 		writel(0x000310f4 | MCTL_CR_PAGE_SIZE(page_size),
288*e6e505b9SAlexander Graf 		       &mctl_com->cr);
289*e6e505b9SAlexander Graf 		setbits_le32(&mctl_com->swonr, 0x0003ffff);
290*e6e505b9SAlexander Graf 		for (rows = 11; rows < 16; rows++) {
291*e6e505b9SAlexander Graf 			offset = 1 << (rows + columns + bus);
292*e6e505b9SAlexander Graf 			if (mctl_mem_matches(offset))
293*e6e505b9SAlexander Graf 				break;
294*e6e505b9SAlexander Graf 		}
295*e6e505b9SAlexander Graf 		clrsetbits_le32(&mctl_com->cr, MCTL_CR_ROW_MASK,
296*e6e505b9SAlexander Graf 				MCTL_CR_ROW(rows));
297*e6e505b9SAlexander Graf 	} else {
298*e6e505b9SAlexander Graf 		rows = (dram_para.para1 >> 16) & 0xff;
299*e6e505b9SAlexander Graf 		writel(((dram_para.para2 & 0x000000f0) << 11) |
300*e6e505b9SAlexander Graf 		       ((rows - 1) << 4) |
301*e6e505b9SAlexander Graf 		       ((dram_para.para1 & 0x0f000000) >> 22) |
302*e6e505b9SAlexander Graf 		       0x31000 | MCTL_CR_PAGE_SIZE(page_size),
303*e6e505b9SAlexander Graf 		       &mctl_com->cr);
304*e6e505b9SAlexander Graf 		setbits_le32(&mctl_com->swonr, 0x0003ffff);
305*e6e505b9SAlexander Graf 	}
306*e6e505b9SAlexander Graf 
307*e6e505b9SAlexander Graf 	/* Setup DRAM master priority? If this is left out things still work */
308*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_com->mcr0_0);
309*e6e505b9SAlexander Graf 	writel(0x0001000d, &mctl_com->mcr1_0);
310*e6e505b9SAlexander Graf 	writel(0x00000004, &mctl_com->mcr0_1);
311*e6e505b9SAlexander Graf 	writel(0x00000080, &mctl_com->mcr1_1);
312*e6e505b9SAlexander Graf 	writel(0x00000004, &mctl_com->mcr0_2);
313*e6e505b9SAlexander Graf 	writel(0x00000019, &mctl_com->mcr1_2);
314*e6e505b9SAlexander Graf 	writel(0x00000004, &mctl_com->mcr0_3);
315*e6e505b9SAlexander Graf 	writel(0x00000080, &mctl_com->mcr1_3);
316*e6e505b9SAlexander Graf 	writel(0x00000004, &mctl_com->mcr0_4);
317*e6e505b9SAlexander Graf 	writel(0x01010040, &mctl_com->mcr1_4);
318*e6e505b9SAlexander Graf 	writel(0x00000004, &mctl_com->mcr0_5);
319*e6e505b9SAlexander Graf 	writel(0x0001002f, &mctl_com->mcr1_5);
320*e6e505b9SAlexander Graf 	writel(0x00000004, &mctl_com->mcr0_6);
321*e6e505b9SAlexander Graf 	writel(0x00010020, &mctl_com->mcr1_6);
322*e6e505b9SAlexander Graf 	writel(0x00000004, &mctl_com->mcr0_7);
323*e6e505b9SAlexander Graf 	writel(0x00010020, &mctl_com->mcr1_7);
324*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_com->mcr0_8);
325*e6e505b9SAlexander Graf 	writel(0x00000001, &mctl_com->mcr1_8);
326*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_com->mcr0_9);
327*e6e505b9SAlexander Graf 	writel(0x00000005, &mctl_com->mcr1_9);
328*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_com->mcr0_10);
329*e6e505b9SAlexander Graf 	writel(0x00000003, &mctl_com->mcr1_10);
330*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_com->mcr0_11);
331*e6e505b9SAlexander Graf 	writel(0x00000005, &mctl_com->mcr1_11);
332*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_com->mcr0_12);
333*e6e505b9SAlexander Graf 	writel(0x00000003, &mctl_com->mcr1_12);
334*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_com->mcr0_13);
335*e6e505b9SAlexander Graf 	writel(0x00000004, &mctl_com->mcr1_13);
336*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_com->mcr0_14);
337*e6e505b9SAlexander Graf 	writel(0x00000002, &mctl_com->mcr1_14);
338*e6e505b9SAlexander Graf 	writel(0x00000008, &mctl_com->mcr0_15);
339*e6e505b9SAlexander Graf 	writel(0x00000003, &mctl_com->mcr1_15);
340*e6e505b9SAlexander Graf 	writel(0x00010138, &mctl_com->bwcr);
341*e6e505b9SAlexander Graf 
342*e6e505b9SAlexander Graf 	return 1 << (rows + columns + bus);
343*e6e505b9SAlexander Graf }
344