1*e6e505b9SAlexander Graf /*
2*e6e505b9SAlexander Graf * Sun6i platform dram controller init.
3*e6e505b9SAlexander Graf *
4*e6e505b9SAlexander Graf * (C) Copyright 2007-2012
5*e6e505b9SAlexander Graf * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6*e6e505b9SAlexander Graf * Berg Xing <bergxing@allwinnertech.com>
7*e6e505b9SAlexander Graf * Tom Cubie <tangliang@allwinnertech.com>
8*e6e505b9SAlexander Graf *
9*e6e505b9SAlexander Graf * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
10*e6e505b9SAlexander Graf *
11*e6e505b9SAlexander Graf * SPDX-License-Identifier: GPL-2.0+
12*e6e505b9SAlexander Graf */
13*e6e505b9SAlexander Graf #include <common.h>
14*e6e505b9SAlexander Graf #include <errno.h>
15*e6e505b9SAlexander Graf #include <asm/io.h>
16*e6e505b9SAlexander Graf #include <asm/arch/clock.h>
17*e6e505b9SAlexander Graf #include <asm/arch/dram.h>
18*e6e505b9SAlexander Graf #include <asm/arch/prcm.h>
19*e6e505b9SAlexander Graf
20*e6e505b9SAlexander Graf #define DRAM_CLK (CONFIG_DRAM_CLK * 1000000)
21*e6e505b9SAlexander Graf
22*e6e505b9SAlexander Graf struct dram_sun6i_para {
23*e6e505b9SAlexander Graf u8 bus_width;
24*e6e505b9SAlexander Graf u8 chan;
25*e6e505b9SAlexander Graf u8 rank;
26*e6e505b9SAlexander Graf u8 rows;
27*e6e505b9SAlexander Graf u16 page_size;
28*e6e505b9SAlexander Graf };
29*e6e505b9SAlexander Graf
mctl_sys_init(void)30*e6e505b9SAlexander Graf static void mctl_sys_init(void)
31*e6e505b9SAlexander Graf {
32*e6e505b9SAlexander Graf struct sunxi_ccm_reg * const ccm =
33*e6e505b9SAlexander Graf (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
34*e6e505b9SAlexander Graf const int dram_clk_div = 2;
35*e6e505b9SAlexander Graf
36*e6e505b9SAlexander Graf clock_set_pll5(DRAM_CLK * dram_clk_div, false);
37*e6e505b9SAlexander Graf
38*e6e505b9SAlexander Graf clrsetbits_le32(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_DIV0_MASK,
39*e6e505b9SAlexander Graf CCM_DRAMCLK_CFG_DIV0(dram_clk_div) | CCM_DRAMCLK_CFG_RST |
40*e6e505b9SAlexander Graf CCM_DRAMCLK_CFG_UPD);
41*e6e505b9SAlexander Graf mctl_await_completion(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_UPD, 0);
42*e6e505b9SAlexander Graf
43*e6e505b9SAlexander Graf writel(MDFS_CLK_DEFAULT, &ccm->mdfs_clk_cfg);
44*e6e505b9SAlexander Graf
45*e6e505b9SAlexander Graf /* deassert mctl reset */
46*e6e505b9SAlexander Graf setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
47*e6e505b9SAlexander Graf
48*e6e505b9SAlexander Graf /* enable mctl clock */
49*e6e505b9SAlexander Graf setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
50*e6e505b9SAlexander Graf }
51*e6e505b9SAlexander Graf
mctl_dll_init(int ch_index,struct dram_sun6i_para * para)52*e6e505b9SAlexander Graf static void mctl_dll_init(int ch_index, struct dram_sun6i_para *para)
53*e6e505b9SAlexander Graf {
54*e6e505b9SAlexander Graf struct sunxi_mctl_phy_reg *mctl_phy;
55*e6e505b9SAlexander Graf
56*e6e505b9SAlexander Graf if (ch_index == 0)
57*e6e505b9SAlexander Graf mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
58*e6e505b9SAlexander Graf else
59*e6e505b9SAlexander Graf mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
60*e6e505b9SAlexander Graf
61*e6e505b9SAlexander Graf /* disable + reset dlls */
62*e6e505b9SAlexander Graf writel(MCTL_DLLCR_DISABLE, &mctl_phy->acdllcr);
63*e6e505b9SAlexander Graf writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx0dllcr);
64*e6e505b9SAlexander Graf writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx1dllcr);
65*e6e505b9SAlexander Graf if (para->bus_width == 32) {
66*e6e505b9SAlexander Graf writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx2dllcr);
67*e6e505b9SAlexander Graf writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx3dllcr);
68*e6e505b9SAlexander Graf }
69*e6e505b9SAlexander Graf udelay(2);
70*e6e505b9SAlexander Graf
71*e6e505b9SAlexander Graf /* enable + reset dlls */
72*e6e505b9SAlexander Graf writel(0, &mctl_phy->acdllcr);
73*e6e505b9SAlexander Graf writel(0, &mctl_phy->dx0dllcr);
74*e6e505b9SAlexander Graf writel(0, &mctl_phy->dx1dllcr);
75*e6e505b9SAlexander Graf if (para->bus_width == 32) {
76*e6e505b9SAlexander Graf writel(0, &mctl_phy->dx2dllcr);
77*e6e505b9SAlexander Graf writel(0, &mctl_phy->dx3dllcr);
78*e6e505b9SAlexander Graf }
79*e6e505b9SAlexander Graf udelay(22);
80*e6e505b9SAlexander Graf
81*e6e505b9SAlexander Graf /* enable and release reset of dlls */
82*e6e505b9SAlexander Graf writel(MCTL_DLLCR_NRESET, &mctl_phy->acdllcr);
83*e6e505b9SAlexander Graf writel(MCTL_DLLCR_NRESET, &mctl_phy->dx0dllcr);
84*e6e505b9SAlexander Graf writel(MCTL_DLLCR_NRESET, &mctl_phy->dx1dllcr);
85*e6e505b9SAlexander Graf if (para->bus_width == 32) {
86*e6e505b9SAlexander Graf writel(MCTL_DLLCR_NRESET, &mctl_phy->dx2dllcr);
87*e6e505b9SAlexander Graf writel(MCTL_DLLCR_NRESET, &mctl_phy->dx3dllcr);
88*e6e505b9SAlexander Graf }
89*e6e505b9SAlexander Graf udelay(22);
90*e6e505b9SAlexander Graf }
91*e6e505b9SAlexander Graf
mctl_rank_detect(u32 * gsr0,int rank)92*e6e505b9SAlexander Graf static bool mctl_rank_detect(u32 *gsr0, int rank)
93*e6e505b9SAlexander Graf {
94*e6e505b9SAlexander Graf const u32 done = MCTL_DX_GSR0_RANK0_TRAIN_DONE << rank;
95*e6e505b9SAlexander Graf const u32 err = MCTL_DX_GSR0_RANK0_TRAIN_ERR << rank;
96*e6e505b9SAlexander Graf
97*e6e505b9SAlexander Graf mctl_await_completion(gsr0, done, done);
98*e6e505b9SAlexander Graf mctl_await_completion(gsr0 + 0x10, done, done);
99*e6e505b9SAlexander Graf
100*e6e505b9SAlexander Graf return !(readl(gsr0) & err) && !(readl(gsr0 + 0x10) & err);
101*e6e505b9SAlexander Graf }
102*e6e505b9SAlexander Graf
mctl_channel_init(int ch_index,struct dram_sun6i_para * para)103*e6e505b9SAlexander Graf static void mctl_channel_init(int ch_index, struct dram_sun6i_para *para)
104*e6e505b9SAlexander Graf {
105*e6e505b9SAlexander Graf struct sunxi_mctl_com_reg * const mctl_com =
106*e6e505b9SAlexander Graf (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
107*e6e505b9SAlexander Graf struct sunxi_mctl_ctl_reg *mctl_ctl;
108*e6e505b9SAlexander Graf struct sunxi_mctl_phy_reg *mctl_phy;
109*e6e505b9SAlexander Graf
110*e6e505b9SAlexander Graf if (ch_index == 0) {
111*e6e505b9SAlexander Graf mctl_ctl = (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
112*e6e505b9SAlexander Graf mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
113*e6e505b9SAlexander Graf } else {
114*e6e505b9SAlexander Graf mctl_ctl = (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL1_BASE;
115*e6e505b9SAlexander Graf mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
116*e6e505b9SAlexander Graf }
117*e6e505b9SAlexander Graf
118*e6e505b9SAlexander Graf writel(MCTL_MCMD_NOP, &mctl_ctl->mcmd);
119*e6e505b9SAlexander Graf mctl_await_completion(&mctl_ctl->mcmd, MCTL_MCMD_BUSY, 0);
120*e6e505b9SAlexander Graf
121*e6e505b9SAlexander Graf /* PHY initialization */
122*e6e505b9SAlexander Graf writel(MCTL_PGCR, &mctl_phy->pgcr);
123*e6e505b9SAlexander Graf writel(MCTL_MR0, &mctl_phy->mr0);
124*e6e505b9SAlexander Graf writel(MCTL_MR1, &mctl_phy->mr1);
125*e6e505b9SAlexander Graf writel(MCTL_MR2, &mctl_phy->mr2);
126*e6e505b9SAlexander Graf writel(MCTL_MR3, &mctl_phy->mr3);
127*e6e505b9SAlexander Graf
128*e6e505b9SAlexander Graf writel((MCTL_TITMSRST << 18) | (MCTL_TDLLLOCK << 6) | MCTL_TDLLSRST,
129*e6e505b9SAlexander Graf &mctl_phy->ptr0);
130*e6e505b9SAlexander Graf
131*e6e505b9SAlexander Graf writel((MCTL_TDINIT1 << 19) | MCTL_TDINIT0, &mctl_phy->ptr1);
132*e6e505b9SAlexander Graf writel((MCTL_TDINIT3 << 17) | MCTL_TDINIT2, &mctl_phy->ptr2);
133*e6e505b9SAlexander Graf
134*e6e505b9SAlexander Graf writel((MCTL_TCCD << 31) | (MCTL_TRC << 25) | (MCTL_TRRD << 21) |
135*e6e505b9SAlexander Graf (MCTL_TRAS << 16) | (MCTL_TRCD << 12) | (MCTL_TRP << 8) |
136*e6e505b9SAlexander Graf (MCTL_TWTR << 5) | (MCTL_TRTP << 2) | (MCTL_TMRD << 0),
137*e6e505b9SAlexander Graf &mctl_phy->dtpr0);
138*e6e505b9SAlexander Graf
139*e6e505b9SAlexander Graf writel((MCTL_TDQSCKMAX << 27) | (MCTL_TDQSCK << 24) |
140*e6e505b9SAlexander Graf (MCTL_TRFC << 16) | (MCTL_TRTODT << 11) |
141*e6e505b9SAlexander Graf ((MCTL_TMOD - 12) << 9) | (MCTL_TFAW << 3) | (0 << 2) |
142*e6e505b9SAlexander Graf (MCTL_TAOND << 0), &mctl_phy->dtpr1);
143*e6e505b9SAlexander Graf
144*e6e505b9SAlexander Graf writel((MCTL_TDLLK << 19) | (MCTL_TCKE << 15) | (MCTL_TXPDLL << 10) |
145*e6e505b9SAlexander Graf (MCTL_TEXSR << 0), &mctl_phy->dtpr2);
146*e6e505b9SAlexander Graf
147*e6e505b9SAlexander Graf writel(1, &mctl_ctl->dfitphyupdtype0);
148*e6e505b9SAlexander Graf writel(MCTL_DCR_DDR3, &mctl_phy->dcr);
149*e6e505b9SAlexander Graf writel(MCTL_DSGCR, &mctl_phy->dsgcr);
150*e6e505b9SAlexander Graf writel(MCTL_DXCCR, &mctl_phy->dxccr);
151*e6e505b9SAlexander Graf writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx0gcr);
152*e6e505b9SAlexander Graf writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx1gcr);
153*e6e505b9SAlexander Graf writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx2gcr);
154*e6e505b9SAlexander Graf writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx3gcr);
155*e6e505b9SAlexander Graf
156*e6e505b9SAlexander Graf mctl_await_completion(&mctl_phy->pgsr, 0x03, 0x03);
157*e6e505b9SAlexander Graf
158*e6e505b9SAlexander Graf writel(CONFIG_DRAM_ZQ, &mctl_phy->zq0cr1);
159*e6e505b9SAlexander Graf
160*e6e505b9SAlexander Graf setbits_le32(&mctl_phy->pir, MCTL_PIR_CLEAR_STATUS);
161*e6e505b9SAlexander Graf writel(MCTL_PIR_STEP1, &mctl_phy->pir);
162*e6e505b9SAlexander Graf udelay(10);
163*e6e505b9SAlexander Graf mctl_await_completion(&mctl_phy->pgsr, 0x1f, 0x1f);
164*e6e505b9SAlexander Graf
165*e6e505b9SAlexander Graf /* rank detect */
166*e6e505b9SAlexander Graf if (!mctl_rank_detect(&mctl_phy->dx0gsr0, 1)) {
167*e6e505b9SAlexander Graf para->rank = 1;
168*e6e505b9SAlexander Graf clrbits_le32(&mctl_phy->pgcr, MCTL_PGCR_RANK);
169*e6e505b9SAlexander Graf }
170*e6e505b9SAlexander Graf
171*e6e505b9SAlexander Graf /*
172*e6e505b9SAlexander Graf * channel detect, check channel 1 dx0 and dx1 have rank 0, if not
173*e6e505b9SAlexander Graf * assume nothing is connected to channel 1.
174*e6e505b9SAlexander Graf */
175*e6e505b9SAlexander Graf if (ch_index == 1 && !mctl_rank_detect(&mctl_phy->dx0gsr0, 0)) {
176*e6e505b9SAlexander Graf para->chan = 1;
177*e6e505b9SAlexander Graf clrbits_le32(&mctl_com->ccr, MCTL_CCR_CH1_CLK_EN);
178*e6e505b9SAlexander Graf return;
179*e6e505b9SAlexander Graf }
180*e6e505b9SAlexander Graf
181*e6e505b9SAlexander Graf /* bus width detect, if dx2 and dx3 don't have rank 0, assume 16 bit */
182*e6e505b9SAlexander Graf if (!mctl_rank_detect(&mctl_phy->dx2gsr0, 0)) {
183*e6e505b9SAlexander Graf para->bus_width = 16;
184*e6e505b9SAlexander Graf para->page_size = 2048;
185*e6e505b9SAlexander Graf setbits_le32(&mctl_phy->dx2dllcr, MCTL_DLLCR_DISABLE);
186*e6e505b9SAlexander Graf setbits_le32(&mctl_phy->dx3dllcr, MCTL_DLLCR_DISABLE);
187*e6e505b9SAlexander Graf clrbits_le32(&mctl_phy->dx2gcr, MCTL_DX_GCR_EN);
188*e6e505b9SAlexander Graf clrbits_le32(&mctl_phy->dx3gcr, MCTL_DX_GCR_EN);
189*e6e505b9SAlexander Graf }
190*e6e505b9SAlexander Graf
191*e6e505b9SAlexander Graf setbits_le32(&mctl_phy->pir, MCTL_PIR_CLEAR_STATUS);
192*e6e505b9SAlexander Graf writel(MCTL_PIR_STEP2, &mctl_phy->pir);
193*e6e505b9SAlexander Graf udelay(10);
194*e6e505b9SAlexander Graf mctl_await_completion(&mctl_phy->pgsr, 0x11, 0x11);
195*e6e505b9SAlexander Graf
196*e6e505b9SAlexander Graf if (readl(&mctl_phy->pgsr) & MCTL_PGSR_TRAIN_ERR_MASK)
197*e6e505b9SAlexander Graf panic("Training error initialising DRAM\n");
198*e6e505b9SAlexander Graf
199*e6e505b9SAlexander Graf /* Move to configure state */
200*e6e505b9SAlexander Graf writel(MCTL_SCTL_CONFIG, &mctl_ctl->sctl);
201*e6e505b9SAlexander Graf mctl_await_completion(&mctl_ctl->sstat, 0x07, 0x01);
202*e6e505b9SAlexander Graf
203*e6e505b9SAlexander Graf /* Set number of clks per micro-second */
204*e6e505b9SAlexander Graf writel(DRAM_CLK / 1000000, &mctl_ctl->togcnt1u);
205*e6e505b9SAlexander Graf /* Set number of clks per 100 nano-seconds */
206*e6e505b9SAlexander Graf writel(DRAM_CLK / 10000000, &mctl_ctl->togcnt100n);
207*e6e505b9SAlexander Graf /* Set memory timing registers */
208*e6e505b9SAlexander Graf writel(MCTL_TREFI, &mctl_ctl->trefi);
209*e6e505b9SAlexander Graf writel(MCTL_TMRD, &mctl_ctl->tmrd);
210*e6e505b9SAlexander Graf writel(MCTL_TRFC, &mctl_ctl->trfc);
211*e6e505b9SAlexander Graf writel((MCTL_TPREA << 16) | MCTL_TRP, &mctl_ctl->trp);
212*e6e505b9SAlexander Graf writel(MCTL_TRTW, &mctl_ctl->trtw);
213*e6e505b9SAlexander Graf writel(MCTL_TAL, &mctl_ctl->tal);
214*e6e505b9SAlexander Graf writel(MCTL_TCL, &mctl_ctl->tcl);
215*e6e505b9SAlexander Graf writel(MCTL_TCWL, &mctl_ctl->tcwl);
216*e6e505b9SAlexander Graf writel(MCTL_TRAS, &mctl_ctl->tras);
217*e6e505b9SAlexander Graf writel(MCTL_TRC, &mctl_ctl->trc);
218*e6e505b9SAlexander Graf writel(MCTL_TRCD, &mctl_ctl->trcd);
219*e6e505b9SAlexander Graf writel(MCTL_TRRD, &mctl_ctl->trrd);
220*e6e505b9SAlexander Graf writel(MCTL_TRTP, &mctl_ctl->trtp);
221*e6e505b9SAlexander Graf writel(MCTL_TWR, &mctl_ctl->twr);
222*e6e505b9SAlexander Graf writel(MCTL_TWTR, &mctl_ctl->twtr);
223*e6e505b9SAlexander Graf writel(MCTL_TEXSR, &mctl_ctl->texsr);
224*e6e505b9SAlexander Graf writel(MCTL_TXP, &mctl_ctl->txp);
225*e6e505b9SAlexander Graf writel(MCTL_TXPDLL, &mctl_ctl->txpdll);
226*e6e505b9SAlexander Graf writel(MCTL_TZQCS, &mctl_ctl->tzqcs);
227*e6e505b9SAlexander Graf writel(MCTL_TZQCSI, &mctl_ctl->tzqcsi);
228*e6e505b9SAlexander Graf writel(MCTL_TDQS, &mctl_ctl->tdqs);
229*e6e505b9SAlexander Graf writel(MCTL_TCKSRE, &mctl_ctl->tcksre);
230*e6e505b9SAlexander Graf writel(MCTL_TCKSRX, &mctl_ctl->tcksrx);
231*e6e505b9SAlexander Graf writel(MCTL_TCKE, &mctl_ctl->tcke);
232*e6e505b9SAlexander Graf writel(MCTL_TMOD, &mctl_ctl->tmod);
233*e6e505b9SAlexander Graf writel(MCTL_TRSTL, &mctl_ctl->trstl);
234*e6e505b9SAlexander Graf writel(MCTL_TZQCL, &mctl_ctl->tzqcl);
235*e6e505b9SAlexander Graf writel(MCTL_TMRR, &mctl_ctl->tmrr);
236*e6e505b9SAlexander Graf writel(MCTL_TCKESR, &mctl_ctl->tckesr);
237*e6e505b9SAlexander Graf writel(MCTL_TDPD, &mctl_ctl->tdpd);
238*e6e505b9SAlexander Graf
239*e6e505b9SAlexander Graf /* Unknown magic performed by boot0 */
240*e6e505b9SAlexander Graf setbits_le32(&mctl_ctl->dfiodtcfg, 1 << 3);
241*e6e505b9SAlexander Graf clrbits_le32(&mctl_ctl->dfiodtcfg1, 0x1f);
242*e6e505b9SAlexander Graf
243*e6e505b9SAlexander Graf /* Select 16/32-bits mode for MCTL */
244*e6e505b9SAlexander Graf if (para->bus_width == 16)
245*e6e505b9SAlexander Graf setbits_le32(&mctl_ctl->ppcfg, 1);
246*e6e505b9SAlexander Graf
247*e6e505b9SAlexander Graf /* Set DFI timing registers */
248*e6e505b9SAlexander Graf writel(MCTL_TCWL, &mctl_ctl->dfitphywrl);
249*e6e505b9SAlexander Graf writel(MCTL_TCL - 1, &mctl_ctl->dfitrdden);
250*e6e505b9SAlexander Graf writel(MCTL_DFITPHYRDL, &mctl_ctl->dfitphyrdl);
251*e6e505b9SAlexander Graf writel(MCTL_DFISTCFG0, &mctl_ctl->dfistcfg0);
252*e6e505b9SAlexander Graf
253*e6e505b9SAlexander Graf writel(MCTL_MCFG_DDR3, &mctl_ctl->mcfg);
254*e6e505b9SAlexander Graf
255*e6e505b9SAlexander Graf /* DFI update configuration register */
256*e6e505b9SAlexander Graf writel(MCTL_DFIUPDCFG_UPD, &mctl_ctl->dfiupdcfg);
257*e6e505b9SAlexander Graf
258*e6e505b9SAlexander Graf /* Move to access state */
259*e6e505b9SAlexander Graf writel(MCTL_SCTL_ACCESS, &mctl_ctl->sctl);
260*e6e505b9SAlexander Graf mctl_await_completion(&mctl_ctl->sstat, 0x07, 0x03);
261*e6e505b9SAlexander Graf }
262*e6e505b9SAlexander Graf
mctl_com_init(struct dram_sun6i_para * para)263*e6e505b9SAlexander Graf static void mctl_com_init(struct dram_sun6i_para *para)
264*e6e505b9SAlexander Graf {
265*e6e505b9SAlexander Graf struct sunxi_mctl_com_reg * const mctl_com =
266*e6e505b9SAlexander Graf (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
267*e6e505b9SAlexander Graf struct sunxi_mctl_phy_reg * const mctl_phy1 =
268*e6e505b9SAlexander Graf (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
269*e6e505b9SAlexander Graf struct sunxi_prcm_reg * const prcm =
270*e6e505b9SAlexander Graf (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
271*e6e505b9SAlexander Graf
272*e6e505b9SAlexander Graf writel(MCTL_CR_UNKNOWN | MCTL_CR_CHANNEL(para->chan) | MCTL_CR_DDR3 |
273*e6e505b9SAlexander Graf ((para->bus_width == 32) ? MCTL_CR_BUSW32 : MCTL_CR_BUSW16) |
274*e6e505b9SAlexander Graf MCTL_CR_PAGE_SIZE(para->page_size) | MCTL_CR_ROW(para->rows) |
275*e6e505b9SAlexander Graf MCTL_CR_BANK(1) | MCTL_CR_RANK(para->rank), &mctl_com->cr);
276*e6e505b9SAlexander Graf
277*e6e505b9SAlexander Graf /* Unknown magic performed by boot0 */
278*e6e505b9SAlexander Graf setbits_le32(&mctl_com->dbgcr, (1 << 6));
279*e6e505b9SAlexander Graf
280*e6e505b9SAlexander Graf if (para->chan == 1) {
281*e6e505b9SAlexander Graf /* Shutdown channel 1 */
282*e6e505b9SAlexander Graf setbits_le32(&mctl_phy1->aciocr, MCTL_ACIOCR_DISABLE);
283*e6e505b9SAlexander Graf setbits_le32(&mctl_phy1->dxccr, MCTL_DXCCR_DISABLE);
284*e6e505b9SAlexander Graf clrbits_le32(&mctl_phy1->dsgcr, MCTL_DSGCR_ENABLE);
285*e6e505b9SAlexander Graf /*
286*e6e505b9SAlexander Graf * CH0 ?? this is what boot0 does. Leave as is until we can
287*e6e505b9SAlexander Graf * confirm this.
288*e6e505b9SAlexander Graf */
289*e6e505b9SAlexander Graf setbits_le32(&prcm->vdd_sys_pwroff,
290*e6e505b9SAlexander Graf PRCM_VDD_SYS_DRAM_CH0_PAD_HOLD_PWROFF);
291*e6e505b9SAlexander Graf }
292*e6e505b9SAlexander Graf }
293*e6e505b9SAlexander Graf
mctl_port_cfg(void)294*e6e505b9SAlexander Graf static void mctl_port_cfg(void)
295*e6e505b9SAlexander Graf {
296*e6e505b9SAlexander Graf struct sunxi_mctl_com_reg * const mctl_com =
297*e6e505b9SAlexander Graf (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
298*e6e505b9SAlexander Graf struct sunxi_ccm_reg * const ccm =
299*e6e505b9SAlexander Graf (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
300*e6e505b9SAlexander Graf
301*e6e505b9SAlexander Graf /* enable DRAM AXI clock for CPU access */
302*e6e505b9SAlexander Graf setbits_le32(&ccm->axi_gate, 1 << AXI_GATE_OFFSET_DRAM);
303*e6e505b9SAlexander Graf
304*e6e505b9SAlexander Graf /* Bunch of magic writes performed by boot0 */
305*e6e505b9SAlexander Graf writel(0x00400302, &mctl_com->rmcr[0]);
306*e6e505b9SAlexander Graf writel(0x01000307, &mctl_com->rmcr[1]);
307*e6e505b9SAlexander Graf writel(0x00400302, &mctl_com->rmcr[2]);
308*e6e505b9SAlexander Graf writel(0x01000307, &mctl_com->rmcr[3]);
309*e6e505b9SAlexander Graf writel(0x01000307, &mctl_com->rmcr[4]);
310*e6e505b9SAlexander Graf writel(0x01000303, &mctl_com->rmcr[6]);
311*e6e505b9SAlexander Graf writel(0x01000303, &mctl_com->mmcr[0]);
312*e6e505b9SAlexander Graf writel(0x00400310, &mctl_com->mmcr[1]);
313*e6e505b9SAlexander Graf writel(0x01000307, &mctl_com->mmcr[2]);
314*e6e505b9SAlexander Graf writel(0x01000303, &mctl_com->mmcr[3]);
315*e6e505b9SAlexander Graf writel(0x01800303, &mctl_com->mmcr[4]);
316*e6e505b9SAlexander Graf writel(0x01800303, &mctl_com->mmcr[5]);
317*e6e505b9SAlexander Graf writel(0x01800303, &mctl_com->mmcr[6]);
318*e6e505b9SAlexander Graf writel(0x01800303, &mctl_com->mmcr[7]);
319*e6e505b9SAlexander Graf writel(0x01000303, &mctl_com->mmcr[8]);
320*e6e505b9SAlexander Graf writel(0x00000002, &mctl_com->mmcr[15]);
321*e6e505b9SAlexander Graf writel(0x00000310, &mctl_com->mbagcr[0]);
322*e6e505b9SAlexander Graf writel(0x00400310, &mctl_com->mbagcr[1]);
323*e6e505b9SAlexander Graf writel(0x00400310, &mctl_com->mbagcr[2]);
324*e6e505b9SAlexander Graf writel(0x00000307, &mctl_com->mbagcr[3]);
325*e6e505b9SAlexander Graf writel(0x00000317, &mctl_com->mbagcr[4]);
326*e6e505b9SAlexander Graf writel(0x00000307, &mctl_com->mbagcr[5]);
327*e6e505b9SAlexander Graf }
328*e6e505b9SAlexander Graf
sunxi_dram_init(void)329*e6e505b9SAlexander Graf unsigned long sunxi_dram_init(void)
330*e6e505b9SAlexander Graf {
331*e6e505b9SAlexander Graf struct sunxi_mctl_com_reg * const mctl_com =
332*e6e505b9SAlexander Graf (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
333*e6e505b9SAlexander Graf u32 offset;
334*e6e505b9SAlexander Graf int bank, bus, columns;
335*e6e505b9SAlexander Graf
336*e6e505b9SAlexander Graf /* Set initial parameters, these get modified by the autodetect code */
337*e6e505b9SAlexander Graf struct dram_sun6i_para para = {
338*e6e505b9SAlexander Graf .bus_width = 32,
339*e6e505b9SAlexander Graf .chan = 2,
340*e6e505b9SAlexander Graf .rank = 2,
341*e6e505b9SAlexander Graf .page_size = 4096,
342*e6e505b9SAlexander Graf .rows = 16,
343*e6e505b9SAlexander Graf };
344*e6e505b9SAlexander Graf
345*e6e505b9SAlexander Graf /* A31s only has one channel */
346*e6e505b9SAlexander Graf if (sunxi_get_ss_bonding_id() == SUNXI_SS_BOND_ID_A31S)
347*e6e505b9SAlexander Graf para.chan = 1;
348*e6e505b9SAlexander Graf
349*e6e505b9SAlexander Graf mctl_sys_init();
350*e6e505b9SAlexander Graf
351*e6e505b9SAlexander Graf mctl_dll_init(0, ¶);
352*e6e505b9SAlexander Graf setbits_le32(&mctl_com->ccr, MCTL_CCR_CH0_CLK_EN);
353*e6e505b9SAlexander Graf
354*e6e505b9SAlexander Graf if (para.chan == 2) {
355*e6e505b9SAlexander Graf mctl_dll_init(1, ¶);
356*e6e505b9SAlexander Graf setbits_le32(&mctl_com->ccr, MCTL_CCR_CH1_CLK_EN);
357*e6e505b9SAlexander Graf }
358*e6e505b9SAlexander Graf
359*e6e505b9SAlexander Graf setbits_le32(&mctl_com->ccr, MCTL_CCR_MASTER_CLK_EN);
360*e6e505b9SAlexander Graf
361*e6e505b9SAlexander Graf mctl_channel_init(0, ¶);
362*e6e505b9SAlexander Graf if (para.chan == 2)
363*e6e505b9SAlexander Graf mctl_channel_init(1, ¶);
364*e6e505b9SAlexander Graf
365*e6e505b9SAlexander Graf mctl_com_init(¶);
366*e6e505b9SAlexander Graf mctl_port_cfg();
367*e6e505b9SAlexander Graf
368*e6e505b9SAlexander Graf /*
369*e6e505b9SAlexander Graf * Change to 1 ch / sequence / 8192 byte pages / 16 rows /
370*e6e505b9SAlexander Graf * 8 bit banks / 1 rank mode.
371*e6e505b9SAlexander Graf */
372*e6e505b9SAlexander Graf clrsetbits_le32(&mctl_com->cr,
373*e6e505b9SAlexander Graf MCTL_CR_CHANNEL_MASK | MCTL_CR_PAGE_SIZE_MASK |
374*e6e505b9SAlexander Graf MCTL_CR_ROW_MASK | MCTL_CR_BANK_MASK | MCTL_CR_RANK_MASK,
375*e6e505b9SAlexander Graf MCTL_CR_CHANNEL(1) | MCTL_CR_SEQUENCE |
376*e6e505b9SAlexander Graf MCTL_CR_PAGE_SIZE(8192) | MCTL_CR_ROW(16) |
377*e6e505b9SAlexander Graf MCTL_CR_BANK(1) | MCTL_CR_RANK(1));
378*e6e505b9SAlexander Graf
379*e6e505b9SAlexander Graf /* Detect and set page size */
380*e6e505b9SAlexander Graf for (columns = 7; columns < 20; columns++) {
381*e6e505b9SAlexander Graf if (mctl_mem_matches(1 << columns))
382*e6e505b9SAlexander Graf break;
383*e6e505b9SAlexander Graf }
384*e6e505b9SAlexander Graf bus = (para.bus_width == 32) ? 2 : 1;
385*e6e505b9SAlexander Graf columns -= bus;
386*e6e505b9SAlexander Graf para.page_size = (1 << columns) * (bus << 1);
387*e6e505b9SAlexander Graf clrsetbits_le32(&mctl_com->cr, MCTL_CR_PAGE_SIZE_MASK,
388*e6e505b9SAlexander Graf MCTL_CR_PAGE_SIZE(para.page_size));
389*e6e505b9SAlexander Graf
390*e6e505b9SAlexander Graf /* Detect and set rows */
391*e6e505b9SAlexander Graf for (para.rows = 11; para.rows < 16; para.rows++) {
392*e6e505b9SAlexander Graf offset = 1 << (para.rows + columns + bus);
393*e6e505b9SAlexander Graf if (mctl_mem_matches(offset))
394*e6e505b9SAlexander Graf break;
395*e6e505b9SAlexander Graf }
396*e6e505b9SAlexander Graf clrsetbits_le32(&mctl_com->cr, MCTL_CR_ROW_MASK,
397*e6e505b9SAlexander Graf MCTL_CR_ROW(para.rows));
398*e6e505b9SAlexander Graf
399*e6e505b9SAlexander Graf /* Detect bank size */
400*e6e505b9SAlexander Graf offset = 1 << (para.rows + columns + bus + 2);
401*e6e505b9SAlexander Graf bank = mctl_mem_matches(offset) ? 0 : 1;
402*e6e505b9SAlexander Graf
403*e6e505b9SAlexander Graf /* Restore interleave, chan and rank values, set bank size */
404*e6e505b9SAlexander Graf clrsetbits_le32(&mctl_com->cr,
405*e6e505b9SAlexander Graf MCTL_CR_CHANNEL_MASK | MCTL_CR_SEQUENCE |
406*e6e505b9SAlexander Graf MCTL_CR_BANK_MASK | MCTL_CR_RANK_MASK,
407*e6e505b9SAlexander Graf MCTL_CR_CHANNEL(para.chan) | MCTL_CR_BANK(bank) |
408*e6e505b9SAlexander Graf MCTL_CR_RANK(para.rank));
409*e6e505b9SAlexander Graf
410*e6e505b9SAlexander Graf return 1 << (para.rank + para.rows + bank + columns + para.chan + bus);
411*e6e505b9SAlexander Graf }
412