1e6e505b9SAlexander Graf /*
2e6e505b9SAlexander Graf * (C) Copyright 2007-2011
3e6e505b9SAlexander Graf * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
4e6e505b9SAlexander Graf * Tom Cubie <tangliang@allwinnertech.com>
5e6e505b9SAlexander Graf *
6e6e505b9SAlexander Graf * SPDX-License-Identifier: GPL-2.0+
7e6e505b9SAlexander Graf */
8e6e505b9SAlexander Graf
9e6e505b9SAlexander Graf #include <common.h>
10e6e505b9SAlexander Graf #include <asm/io.h>
11e6e505b9SAlexander Graf #include <asm/arch/cpu.h>
12e6e505b9SAlexander Graf #include <asm/arch/clock.h>
13e6e505b9SAlexander Graf #include <axp_pmic.h>
14e6e505b9SAlexander Graf #include <errno.h>
15e6e505b9SAlexander Graf
16e6e505b9SAlexander Graf #ifdef CONFIG_MACH_SUN6I
sunxi_get_ss_bonding_id(void)17e6e505b9SAlexander Graf int sunxi_get_ss_bonding_id(void)
18e6e505b9SAlexander Graf {
19e6e505b9SAlexander Graf struct sunxi_ccm_reg * const ccm =
20e6e505b9SAlexander Graf (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
21e6e505b9SAlexander Graf static int bonding_id = -1;
22e6e505b9SAlexander Graf
23e6e505b9SAlexander Graf if (bonding_id != -1)
24e6e505b9SAlexander Graf return bonding_id;
25e6e505b9SAlexander Graf
26e6e505b9SAlexander Graf /* Enable Security System */
27e6e505b9SAlexander Graf setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_SS);
28e6e505b9SAlexander Graf setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_SS);
29e6e505b9SAlexander Graf
30e6e505b9SAlexander Graf bonding_id = readl(SUNXI_SS_BASE);
31e6e505b9SAlexander Graf bonding_id = (bonding_id >> 16) & 0x7;
32e6e505b9SAlexander Graf
33e6e505b9SAlexander Graf /* Disable Security System again */
34e6e505b9SAlexander Graf clrbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_SS);
35e6e505b9SAlexander Graf clrbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_SS);
36e6e505b9SAlexander Graf
37e6e505b9SAlexander Graf return bonding_id;
38e6e505b9SAlexander Graf }
39e6e505b9SAlexander Graf #endif
40e6e505b9SAlexander Graf
41e6e505b9SAlexander Graf #ifdef CONFIG_MACH_SUN8I
sunxi_get_sram_id(void)42e6e505b9SAlexander Graf uint sunxi_get_sram_id(void)
43e6e505b9SAlexander Graf {
44e6e505b9SAlexander Graf uint id;
45e6e505b9SAlexander Graf
46e6e505b9SAlexander Graf /* Unlock sram info reg, read it, relock */
47e6e505b9SAlexander Graf setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
48e6e505b9SAlexander Graf id = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
49e6e505b9SAlexander Graf clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
50e6e505b9SAlexander Graf
51e6e505b9SAlexander Graf return id;
52e6e505b9SAlexander Graf }
53e6e505b9SAlexander Graf #endif
54e6e505b9SAlexander Graf
55e6e505b9SAlexander Graf #ifdef CONFIG_DISPLAY_CPUINFO
print_cpuinfo(void)56e6e505b9SAlexander Graf int print_cpuinfo(void)
57e6e505b9SAlexander Graf {
58e6e505b9SAlexander Graf #ifdef CONFIG_MACH_SUN4I
59e6e505b9SAlexander Graf puts("CPU: Allwinner A10 (SUN4I)\n");
60e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN5I
61e6e505b9SAlexander Graf u32 val = readl(SUNXI_SID_BASE + 0x08);
62e6e505b9SAlexander Graf switch ((val >> 12) & 0xf) {
63e6e505b9SAlexander Graf case 0: puts("CPU: Allwinner A12 (SUN5I)\n"); break;
64e6e505b9SAlexander Graf case 3: puts("CPU: Allwinner A13 (SUN5I)\n"); break;
65e6e505b9SAlexander Graf case 7: puts("CPU: Allwinner A10s (SUN5I)\n"); break;
66e6e505b9SAlexander Graf default: puts("CPU: Allwinner A1X (SUN5I)\n");
67e6e505b9SAlexander Graf }
68e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN6I
69e6e505b9SAlexander Graf switch (sunxi_get_ss_bonding_id()) {
70e6e505b9SAlexander Graf case SUNXI_SS_BOND_ID_A31:
71e6e505b9SAlexander Graf puts("CPU: Allwinner A31 (SUN6I)\n");
72e6e505b9SAlexander Graf break;
73e6e505b9SAlexander Graf case SUNXI_SS_BOND_ID_A31S:
74e6e505b9SAlexander Graf puts("CPU: Allwinner A31s (SUN6I)\n");
75e6e505b9SAlexander Graf break;
76e6e505b9SAlexander Graf default:
77e6e505b9SAlexander Graf printf("CPU: Allwinner A31? (SUN6I, id: %d)\n",
78e6e505b9SAlexander Graf sunxi_get_ss_bonding_id());
79e6e505b9SAlexander Graf }
80e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN7I
81e6e505b9SAlexander Graf puts("CPU: Allwinner A20 (SUN7I)\n");
82e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN8I_A23
83e6e505b9SAlexander Graf printf("CPU: Allwinner A23 (SUN8I %04x)\n", sunxi_get_sram_id());
84e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN8I_A33
85e6e505b9SAlexander Graf printf("CPU: Allwinner A33 (SUN8I %04x)\n", sunxi_get_sram_id());
86e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN8I_A83T
87e6e505b9SAlexander Graf printf("CPU: Allwinner A83T (SUN8I %04x)\n", sunxi_get_sram_id());
88e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN8I_H3
89e6e505b9SAlexander Graf printf("CPU: Allwinner H3 (SUN8I %04x)\n", sunxi_get_sram_id());
90379febacSChen-Yu Tsai #elif defined CONFIG_MACH_SUN8I_R40
91379febacSChen-Yu Tsai printf("CPU: Allwinner R40 (SUN8I %04x)\n", sunxi_get_sram_id());
92*c199489fSIcenowy Zheng #elif defined CONFIG_MACH_SUN8I_V3S
93*c199489fSIcenowy Zheng printf("CPU: Allwinner V3s (SUN8I %04x)\n", sunxi_get_sram_id());
94e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN9I
95e6e505b9SAlexander Graf puts("CPU: Allwinner A80 (SUN9I)\n");
96d96ebc46SSiarhei Siamashka #elif defined CONFIG_MACH_SUN50I
97d96ebc46SSiarhei Siamashka puts("CPU: Allwinner A64 (SUN50I)\n");
98997bde60SAndre Przywara #elif defined CONFIG_MACH_SUN50I_H5
99997bde60SAndre Przywara puts("CPU: Allwinner H5 (SUN50I)\n");
100e6e505b9SAlexander Graf #else
101e6e505b9SAlexander Graf #warning Please update cpu_info.c with correct CPU information
102e6e505b9SAlexander Graf puts("CPU: SUNXI Family\n");
103e6e505b9SAlexander Graf #endif
104e6e505b9SAlexander Graf return 0;
105e6e505b9SAlexander Graf }
106e6e505b9SAlexander Graf #endif
107e6e505b9SAlexander Graf
10865d2d4f2SIcenowy Zheng #ifdef CONFIG_MACH_SUN8I_H3
10965d2d4f2SIcenowy Zheng
11065d2d4f2SIcenowy Zheng #define SIDC_PRCTL 0x40
11165d2d4f2SIcenowy Zheng #define SIDC_RDKEY 0x60
11265d2d4f2SIcenowy Zheng
11365d2d4f2SIcenowy Zheng #define SIDC_OP_LOCK 0xAC
11465d2d4f2SIcenowy Zheng
sun8i_efuse_read(uint32_t offset)11565d2d4f2SIcenowy Zheng uint32_t sun8i_efuse_read(uint32_t offset)
11665d2d4f2SIcenowy Zheng {
11765d2d4f2SIcenowy Zheng uint32_t reg_val;
11865d2d4f2SIcenowy Zheng
11965d2d4f2SIcenowy Zheng reg_val = readl(SUNXI_SIDC_BASE + SIDC_PRCTL);
12065d2d4f2SIcenowy Zheng reg_val &= ~(((0x1ff) << 16) | 0x3);
12165d2d4f2SIcenowy Zheng reg_val |= (offset << 16);
12265d2d4f2SIcenowy Zheng writel(reg_val, SUNXI_SIDC_BASE + SIDC_PRCTL);
12365d2d4f2SIcenowy Zheng
12465d2d4f2SIcenowy Zheng reg_val &= ~(((0xff) << 8) | 0x3);
12565d2d4f2SIcenowy Zheng reg_val |= (SIDC_OP_LOCK << 8) | 0x2;
12665d2d4f2SIcenowy Zheng writel(reg_val, SUNXI_SIDC_BASE + SIDC_PRCTL);
12765d2d4f2SIcenowy Zheng
12865d2d4f2SIcenowy Zheng while (readl(SUNXI_SIDC_BASE + SIDC_PRCTL) & 0x2);
12965d2d4f2SIcenowy Zheng
13065d2d4f2SIcenowy Zheng reg_val &= ~(((0x1ff) << 16) | ((0xff) << 8) | 0x3);
13165d2d4f2SIcenowy Zheng writel(reg_val, SUNXI_SIDC_BASE + SIDC_PRCTL);
13265d2d4f2SIcenowy Zheng
13365d2d4f2SIcenowy Zheng reg_val = readl(SUNXI_SIDC_BASE + SIDC_RDKEY);
13465d2d4f2SIcenowy Zheng return reg_val;
13565d2d4f2SIcenowy Zheng }
13665d2d4f2SIcenowy Zheng #endif
13765d2d4f2SIcenowy Zheng
sunxi_get_sid(unsigned int * sid)138e6e505b9SAlexander Graf int sunxi_get_sid(unsigned int *sid)
139e6e505b9SAlexander Graf {
140e6e505b9SAlexander Graf #ifdef CONFIG_AXP221_POWER
141e6e505b9SAlexander Graf return axp_get_sid(sid);
14265d2d4f2SIcenowy Zheng #elif defined CONFIG_MACH_SUN8I_H3
14365d2d4f2SIcenowy Zheng /*
14465d2d4f2SIcenowy Zheng * H3 SID controller has a bug, which makes the initial value of
14565d2d4f2SIcenowy Zheng * SUNXI_SID_BASE at boot wrong.
14665d2d4f2SIcenowy Zheng * Read the value directly from SID controller, in order to get
14765d2d4f2SIcenowy Zheng * the correct value, and also refresh the wrong value at
14865d2d4f2SIcenowy Zheng * SUNXI_SID_BASE.
14965d2d4f2SIcenowy Zheng */
15065d2d4f2SIcenowy Zheng int i;
15165d2d4f2SIcenowy Zheng
15265d2d4f2SIcenowy Zheng for (i = 0; i< 4; i++)
15365d2d4f2SIcenowy Zheng sid[i] = sun8i_efuse_read(i * 4);
15465d2d4f2SIcenowy Zheng
15565d2d4f2SIcenowy Zheng return 0;
156e6e505b9SAlexander Graf #elif defined SUNXI_SID_BASE
157e6e505b9SAlexander Graf int i;
158e6e505b9SAlexander Graf
159e6e505b9SAlexander Graf for (i = 0; i< 4; i++)
1600ea5a04fSAlexander Graf sid[i] = readl((ulong)SUNXI_SID_BASE + 4 * i);
161e6e505b9SAlexander Graf
162e6e505b9SAlexander Graf return 0;
163e6e505b9SAlexander Graf #else
164e6e505b9SAlexander Graf return -ENODEV;
165e6e505b9SAlexander Graf #endif
166e6e505b9SAlexander Graf }
167