1*e6e505b9SAlexander Graf /*
2*e6e505b9SAlexander Graf * A83 specific clock code
3*e6e505b9SAlexander Graf *
4*e6e505b9SAlexander Graf * (C) Copyright 2007-2012
5*e6e505b9SAlexander Graf * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6*e6e505b9SAlexander Graf * Tom Cubie <tangliang@allwinnertech.com>
7*e6e505b9SAlexander Graf *
8*e6e505b9SAlexander Graf * (C) Copyright 2015 Vishnu Patekar <vishnupatekar0510@gmail.com>
9*e6e505b9SAlexander Graf *
10*e6e505b9SAlexander Graf * SPDX-License-Identifier: GPL-2.0+
11*e6e505b9SAlexander Graf */
12*e6e505b9SAlexander Graf
13*e6e505b9SAlexander Graf #include <common.h>
14*e6e505b9SAlexander Graf #include <asm/io.h>
15*e6e505b9SAlexander Graf #include <asm/arch/clock.h>
16*e6e505b9SAlexander Graf #include <asm/arch/prcm.h>
17*e6e505b9SAlexander Graf #include <asm/arch/sys_proto.h>
18*e6e505b9SAlexander Graf
19*e6e505b9SAlexander Graf #ifdef CONFIG_SPL_BUILD
clock_init_safe(void)20*e6e505b9SAlexander Graf void clock_init_safe(void)
21*e6e505b9SAlexander Graf {
22*e6e505b9SAlexander Graf struct sunxi_ccm_reg * const ccm =
23*e6e505b9SAlexander Graf (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
24*e6e505b9SAlexander Graf
25*e6e505b9SAlexander Graf clock_set_pll1(408000000);
26*e6e505b9SAlexander Graf /* enable pll_hsic, default is 480M */
27*e6e505b9SAlexander Graf writel(PLL8_CFG_DEFAULT, &ccm->pll8_cfg);
28*e6e505b9SAlexander Graf writel(readl(&ccm->pll8_cfg) | (0x1 << 31), &ccm->pll8_cfg);
29*e6e505b9SAlexander Graf while (!(readl(&ccm->pll_stable_status) & (1 << 8))) {}
30*e6e505b9SAlexander Graf
31*e6e505b9SAlexander Graf /* switch to default 24MHz before changing to hsic */
32*e6e505b9SAlexander Graf writel(0x0, &ccm->cci400_cfg);
33*e6e505b9SAlexander Graf sdelay(50);
34*e6e505b9SAlexander Graf writel(CCM_CCI400_CLK_SEL_HSIC, &ccm->cci400_cfg);
35*e6e505b9SAlexander Graf sdelay(100);
36*e6e505b9SAlexander Graf
37*e6e505b9SAlexander Graf /* switch before changing pll6 */
38*e6e505b9SAlexander Graf clrsetbits_le32(&ccm->ahb1_apb1_div, AHB1_CLK_SRC_MASK,
39*e6e505b9SAlexander Graf AHB1_CLK_SRC_OSC24M);
40*e6e505b9SAlexander Graf writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
41*e6e505b9SAlexander Graf while (!(readl(&ccm->pll_stable_status) & (1 << 6))) {}
42*e6e505b9SAlexander Graf
43*e6e505b9SAlexander Graf writel(AHB1_ABP1_DIV_DEFAULT, &ccm->ahb1_apb1_div);
44*e6e505b9SAlexander Graf writel(CCM_MBUS_RESET_RESET, &ccm->mbus_reset);
45*e6e505b9SAlexander Graf writel(MBUS_CLK_DEFAULT, &ccm->mbus_clk_cfg);
46*e6e505b9SAlexander Graf
47*e6e505b9SAlexander Graf /* timestamp */
48*e6e505b9SAlexander Graf writel(1, 0x01720000);
49*e6e505b9SAlexander Graf }
50*e6e505b9SAlexander Graf #endif
51*e6e505b9SAlexander Graf
clock_init_uart(void)52*e6e505b9SAlexander Graf void clock_init_uart(void)
53*e6e505b9SAlexander Graf {
54*e6e505b9SAlexander Graf struct sunxi_ccm_reg *const ccm =
55*e6e505b9SAlexander Graf (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
56*e6e505b9SAlexander Graf
57*e6e505b9SAlexander Graf /* uart clock source is apb2 */
58*e6e505b9SAlexander Graf writel(APB2_CLK_SRC_OSC24M|
59*e6e505b9SAlexander Graf APB2_CLK_RATE_N_1|
60*e6e505b9SAlexander Graf APB2_CLK_RATE_M(1),
61*e6e505b9SAlexander Graf &ccm->apb2_div);
62*e6e505b9SAlexander Graf
63*e6e505b9SAlexander Graf /* open the clock for uart */
64*e6e505b9SAlexander Graf setbits_le32(&ccm->apb2_gate,
65*e6e505b9SAlexander Graf CLK_GATE_OPEN << (APB2_GATE_UART_SHIFT +
66*e6e505b9SAlexander Graf CONFIG_CONS_INDEX - 1));
67*e6e505b9SAlexander Graf
68*e6e505b9SAlexander Graf /* deassert uart reset */
69*e6e505b9SAlexander Graf setbits_le32(&ccm->apb2_reset_cfg,
70*e6e505b9SAlexander Graf 1 << (APB2_RESET_UART_SHIFT +
71*e6e505b9SAlexander Graf CONFIG_CONS_INDEX - 1));
72*e6e505b9SAlexander Graf }
73*e6e505b9SAlexander Graf
74*e6e505b9SAlexander Graf #ifdef CONFIG_SPL_BUILD
clock_set_pll1(unsigned int clk)75*e6e505b9SAlexander Graf void clock_set_pll1(unsigned int clk)
76*e6e505b9SAlexander Graf {
77*e6e505b9SAlexander Graf struct sunxi_ccm_reg * const ccm =
78*e6e505b9SAlexander Graf (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
79*e6e505b9SAlexander Graf const int p = 0;
80*e6e505b9SAlexander Graf
81*e6e505b9SAlexander Graf /* Switch to 24MHz clock while changing PLL1 */
82*e6e505b9SAlexander Graf writel(AXI_DIV_2 << AXI0_DIV_SHIFT |
83*e6e505b9SAlexander Graf AXI_DIV_2 << AXI1_DIV_SHIFT |
84*e6e505b9SAlexander Graf CPU_CLK_SRC_OSC24M << C0_CPUX_CLK_SRC_SHIFT |
85*e6e505b9SAlexander Graf CPU_CLK_SRC_OSC24M << C1_CPUX_CLK_SRC_SHIFT,
86*e6e505b9SAlexander Graf &ccm->cpu_axi_cfg);
87*e6e505b9SAlexander Graf
88*e6e505b9SAlexander Graf /* clk = 24*n/p, p is ignored if clock is >288MHz */
89*e6e505b9SAlexander Graf writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) | CMM_PLL1_CLOCK_TIME_2 |
90*e6e505b9SAlexander Graf CCM_PLL1_CTRL_N(clk / 24000000),
91*e6e505b9SAlexander Graf &ccm->pll1_c0_cfg);
92*e6e505b9SAlexander Graf while (!(readl(&ccm->pll_stable_status) & 0x01)) {}
93*e6e505b9SAlexander Graf
94*e6e505b9SAlexander Graf writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) | CMM_PLL1_CLOCK_TIME_2 |
95*e6e505b9SAlexander Graf CCM_PLL1_CTRL_N(clk / (24000000)),
96*e6e505b9SAlexander Graf &ccm->pll1_c1_cfg);
97*e6e505b9SAlexander Graf while (!(readl(&ccm->pll_stable_status) & 0x02)) {}
98*e6e505b9SAlexander Graf
99*e6e505b9SAlexander Graf /* Switch CPU to PLL1 */
100*e6e505b9SAlexander Graf writel(AXI_DIV_2 << AXI0_DIV_SHIFT |
101*e6e505b9SAlexander Graf AXI_DIV_2 << AXI1_DIV_SHIFT |
102*e6e505b9SAlexander Graf CPU_CLK_SRC_PLL1 << C0_CPUX_CLK_SRC_SHIFT |
103*e6e505b9SAlexander Graf CPU_CLK_SRC_PLL1 << C1_CPUX_CLK_SRC_SHIFT,
104*e6e505b9SAlexander Graf &ccm->cpu_axi_cfg);
105*e6e505b9SAlexander Graf }
106*e6e505b9SAlexander Graf #endif
107*e6e505b9SAlexander Graf
clock_set_pll5(unsigned int clk)108*e6e505b9SAlexander Graf void clock_set_pll5(unsigned int clk)
109*e6e505b9SAlexander Graf {
110*e6e505b9SAlexander Graf struct sunxi_ccm_reg * const ccm =
111*e6e505b9SAlexander Graf (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
112*e6e505b9SAlexander Graf unsigned int div1 = 0, div2 = 0;
113*e6e505b9SAlexander Graf
114*e6e505b9SAlexander Graf /* A83T PLL5 DDR rate = 24000000 * (n+1)/(div1+1)/(div2+1) */
115*e6e505b9SAlexander Graf writel(CCM_PLL5_CTRL_EN | CCM_PLL5_CTRL_UPD |
116*e6e505b9SAlexander Graf CCM_PLL5_CTRL_N(clk / (24000000)) |
117*e6e505b9SAlexander Graf div2 << CCM_PLL5_DIV2_SHIFT |
118*e6e505b9SAlexander Graf div1 << CCM_PLL5_DIV1_SHIFT, &ccm->pll5_cfg);
119*e6e505b9SAlexander Graf
120*e6e505b9SAlexander Graf udelay(5500);
121*e6e505b9SAlexander Graf }
122*e6e505b9SAlexander Graf
123*e6e505b9SAlexander Graf
clock_get_pll6(void)124*e6e505b9SAlexander Graf unsigned int clock_get_pll6(void)
125*e6e505b9SAlexander Graf {
126*e6e505b9SAlexander Graf struct sunxi_ccm_reg *const ccm =
127*e6e505b9SAlexander Graf (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
128*e6e505b9SAlexander Graf
129*e6e505b9SAlexander Graf uint32_t rval = readl(&ccm->pll6_cfg);
130*e6e505b9SAlexander Graf int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT);
131*e6e505b9SAlexander Graf int div1 = ((rval & CCM_PLL6_CTRL_DIV1_MASK) >>
132*e6e505b9SAlexander Graf CCM_PLL6_CTRL_DIV1_SHIFT) + 1;
133*e6e505b9SAlexander Graf int div2 = ((rval & CCM_PLL6_CTRL_DIV2_MASK) >>
134*e6e505b9SAlexander Graf CCM_PLL6_CTRL_DIV2_SHIFT) + 1;
135*e6e505b9SAlexander Graf return 24000000 * n / div1 / div2;
136*e6e505b9SAlexander Graf }
137