xref: /rk3399_rockchip-uboot/arch/arm/mach-sunxi/clock_sun4i.c (revision 40345e9ea74b0caef06f205364bb2cf93528cc40)
1*e6e505b9SAlexander Graf /*
2*e6e505b9SAlexander Graf  * sun4i, sun5i and sun7i specific clock code
3*e6e505b9SAlexander Graf  *
4*e6e505b9SAlexander Graf  * (C) Copyright 2007-2012
5*e6e505b9SAlexander Graf  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6*e6e505b9SAlexander Graf  * Tom Cubie <tangliang@allwinnertech.com>
7*e6e505b9SAlexander Graf  *
8*e6e505b9SAlexander Graf  * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
9*e6e505b9SAlexander Graf  *
10*e6e505b9SAlexander Graf  * SPDX-License-Identifier:	GPL-2.0+
11*e6e505b9SAlexander Graf  */
12*e6e505b9SAlexander Graf 
13*e6e505b9SAlexander Graf #include <common.h>
14*e6e505b9SAlexander Graf #include <asm/io.h>
15*e6e505b9SAlexander Graf #include <asm/arch/clock.h>
16*e6e505b9SAlexander Graf #include <asm/arch/gpio.h>
17*e6e505b9SAlexander Graf #include <asm/arch/sys_proto.h>
18*e6e505b9SAlexander Graf 
19*e6e505b9SAlexander Graf #ifdef CONFIG_SPL_BUILD
clock_init_safe(void)20*e6e505b9SAlexander Graf void clock_init_safe(void)
21*e6e505b9SAlexander Graf {
22*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg * const ccm =
23*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
24*e6e505b9SAlexander Graf 
25*e6e505b9SAlexander Graf 	/* Set safe defaults until PMU is configured */
26*e6e505b9SAlexander Graf 	writel(AXI_DIV_1 << AXI_DIV_SHIFT |
27*e6e505b9SAlexander Graf 	       AHB_DIV_2 << AHB_DIV_SHIFT |
28*e6e505b9SAlexander Graf 	       APB0_DIV_1 << APB0_DIV_SHIFT |
29*e6e505b9SAlexander Graf 	       CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
30*e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
31*e6e505b9SAlexander Graf 	writel(PLL1_CFG_DEFAULT, &ccm->pll1_cfg);
32*e6e505b9SAlexander Graf 	sdelay(200);
33*e6e505b9SAlexander Graf 	writel(AXI_DIV_1 << AXI_DIV_SHIFT |
34*e6e505b9SAlexander Graf 	       AHB_DIV_2 << AHB_DIV_SHIFT |
35*e6e505b9SAlexander Graf 	       APB0_DIV_1 << APB0_DIV_SHIFT |
36*e6e505b9SAlexander Graf 	       CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
37*e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
38*e6e505b9SAlexander Graf #ifdef CONFIG_MACH_SUN7I
39*e6e505b9SAlexander Graf 	setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_DMA);
40*e6e505b9SAlexander Graf #endif
41*e6e505b9SAlexander Graf 	writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
42*e6e505b9SAlexander Graf #ifdef CONFIG_SUNXI_AHCI
43*e6e505b9SAlexander Graf 	setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_SATA);
44*e6e505b9SAlexander Graf 	setbits_le32(&ccm->pll6_cfg, 0x1 << CCM_PLL6_CTRL_SATA_EN_SHIFT);
45*e6e505b9SAlexander Graf #endif
46*e6e505b9SAlexander Graf }
47*e6e505b9SAlexander Graf #endif
48*e6e505b9SAlexander Graf 
clock_init_uart(void)49*e6e505b9SAlexander Graf void clock_init_uart(void)
50*e6e505b9SAlexander Graf {
51*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
52*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
53*e6e505b9SAlexander Graf 
54*e6e505b9SAlexander Graf 	/* uart clock source is apb1 */
55*e6e505b9SAlexander Graf 	writel(APB1_CLK_SRC_OSC24M|
56*e6e505b9SAlexander Graf 	       APB1_CLK_RATE_N_1|
57*e6e505b9SAlexander Graf 	       APB1_CLK_RATE_M(1),
58*e6e505b9SAlexander Graf 	       &ccm->apb1_clk_div_cfg);
59*e6e505b9SAlexander Graf 
60*e6e505b9SAlexander Graf 	/* open the clock for uart */
61*e6e505b9SAlexander Graf 	setbits_le32(&ccm->apb1_gate,
62*e6e505b9SAlexander Graf 		CLK_GATE_OPEN << (APB1_GATE_UART_SHIFT+CONFIG_CONS_INDEX - 1));
63*e6e505b9SAlexander Graf }
64*e6e505b9SAlexander Graf 
clock_twi_onoff(int port,int state)65*e6e505b9SAlexander Graf int clock_twi_onoff(int port, int state)
66*e6e505b9SAlexander Graf {
67*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
68*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
69*e6e505b9SAlexander Graf 
70*e6e505b9SAlexander Graf 	/* set the apb clock gate for twi */
71*e6e505b9SAlexander Graf 	if (state)
72*e6e505b9SAlexander Graf 		setbits_le32(&ccm->apb1_gate,
73*e6e505b9SAlexander Graf 			     CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
74*e6e505b9SAlexander Graf 	else
75*e6e505b9SAlexander Graf 		clrbits_le32(&ccm->apb1_gate,
76*e6e505b9SAlexander Graf 			     CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
77*e6e505b9SAlexander Graf 
78*e6e505b9SAlexander Graf 	return 0;
79*e6e505b9SAlexander Graf }
80*e6e505b9SAlexander Graf 
81*e6e505b9SAlexander Graf #ifdef CONFIG_SPL_BUILD
82*e6e505b9SAlexander Graf #define PLL1_CFG(N, K, M, P)	( 1 << CCM_PLL1_CFG_ENABLE_SHIFT | \
83*e6e505b9SAlexander Graf 				  0 << CCM_PLL1_CFG_VCO_RST_SHIFT |  \
84*e6e505b9SAlexander Graf 				  8 << CCM_PLL1_CFG_VCO_BIAS_SHIFT | \
85*e6e505b9SAlexander Graf 				  0 << CCM_PLL1_CFG_PLL4_EXCH_SHIFT | \
86*e6e505b9SAlexander Graf 				 16 << CCM_PLL1_CFG_BIAS_CUR_SHIFT | \
87*e6e505b9SAlexander Graf 				 (P)<< CCM_PLL1_CFG_DIVP_SHIFT | \
88*e6e505b9SAlexander Graf 				  2 << CCM_PLL1_CFG_LCK_TMR_SHIFT | \
89*e6e505b9SAlexander Graf 				 (N)<< CCM_PLL1_CFG_FACTOR_N_SHIFT | \
90*e6e505b9SAlexander Graf 				 (K)<< CCM_PLL1_CFG_FACTOR_K_SHIFT | \
91*e6e505b9SAlexander Graf 				  0 << CCM_PLL1_CFG_SIG_DELT_PAT_IN_SHIFT | \
92*e6e505b9SAlexander Graf 				  0 << CCM_PLL1_CFG_SIG_DELT_PAT_EN_SHIFT | \
93*e6e505b9SAlexander Graf 				 (M)<< CCM_PLL1_CFG_FACTOR_M_SHIFT)
94*e6e505b9SAlexander Graf 
95*e6e505b9SAlexander Graf static struct {
96*e6e505b9SAlexander Graf 	u32 pll1_cfg;
97*e6e505b9SAlexander Graf 	unsigned int freq;
98*e6e505b9SAlexander Graf } pll1_para[] = {
99*e6e505b9SAlexander Graf 	/* This array must be ordered by frequency. */
100*e6e505b9SAlexander Graf 	{ PLL1_CFG(31, 1, 0, 0), 1488000000},
101*e6e505b9SAlexander Graf 	{ PLL1_CFG(30, 1, 0, 0), 1440000000},
102*e6e505b9SAlexander Graf 	{ PLL1_CFG(29, 1, 0, 0), 1392000000},
103*e6e505b9SAlexander Graf 	{ PLL1_CFG(28, 1, 0, 0), 1344000000},
104*e6e505b9SAlexander Graf 	{ PLL1_CFG(27, 1, 0, 0), 1296000000},
105*e6e505b9SAlexander Graf 	{ PLL1_CFG(26, 1, 0, 0), 1248000000},
106*e6e505b9SAlexander Graf 	{ PLL1_CFG(25, 1, 0, 0), 1200000000},
107*e6e505b9SAlexander Graf 	{ PLL1_CFG(24, 1, 0, 0), 1152000000},
108*e6e505b9SAlexander Graf 	{ PLL1_CFG(23, 1, 0, 0), 1104000000},
109*e6e505b9SAlexander Graf 	{ PLL1_CFG(22, 1, 0, 0), 1056000000},
110*e6e505b9SAlexander Graf 	{ PLL1_CFG(21, 1, 0, 0), 1008000000},
111*e6e505b9SAlexander Graf 	{ PLL1_CFG(20, 1, 0, 0), 960000000 },
112*e6e505b9SAlexander Graf 	{ PLL1_CFG(19, 1, 0, 0), 912000000 },
113*e6e505b9SAlexander Graf 	{ PLL1_CFG(16, 1, 0, 0), 768000000 },
114*e6e505b9SAlexander Graf 	/* Final catchall entry 384MHz*/
115*e6e505b9SAlexander Graf 	{ PLL1_CFG(16, 0, 0, 0), 0 },
116*e6e505b9SAlexander Graf 
117*e6e505b9SAlexander Graf };
118*e6e505b9SAlexander Graf 
clock_set_pll1(unsigned int hz)119*e6e505b9SAlexander Graf void clock_set_pll1(unsigned int hz)
120*e6e505b9SAlexander Graf {
121*e6e505b9SAlexander Graf 	int i = 0;
122*e6e505b9SAlexander Graf 	int axi, ahb, apb0;
123*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg * const ccm =
124*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
125*e6e505b9SAlexander Graf 
126*e6e505b9SAlexander Graf 	/* Find target frequency */
127*e6e505b9SAlexander Graf 	while (pll1_para[i].freq > hz)
128*e6e505b9SAlexander Graf 		i++;
129*e6e505b9SAlexander Graf 
130*e6e505b9SAlexander Graf 	hz = pll1_para[i].freq;
131*e6e505b9SAlexander Graf 	if (! hz)
132*e6e505b9SAlexander Graf 		hz = 384000000;
133*e6e505b9SAlexander Graf 
134*e6e505b9SAlexander Graf 	/* Calculate system clock divisors */
135*e6e505b9SAlexander Graf 	axi = DIV_ROUND_UP(hz, 432000000);	/* Max 450MHz */
136*e6e505b9SAlexander Graf 	ahb = DIV_ROUND_UP(hz/axi, 204000000);	/* Max 250MHz */
137*e6e505b9SAlexander Graf 	apb0 = 2;				/* Max 150MHz */
138*e6e505b9SAlexander Graf 
139*e6e505b9SAlexander Graf 	printf("CPU: %uHz, AXI/AHB/APB: %d/%d/%d\n", hz, axi, ahb, apb0);
140*e6e505b9SAlexander Graf 
141*e6e505b9SAlexander Graf 	/* Map divisors to register values */
142*e6e505b9SAlexander Graf 	axi = axi - 1;
143*e6e505b9SAlexander Graf 	if (ahb > 4)
144*e6e505b9SAlexander Graf 		ahb = 3;
145*e6e505b9SAlexander Graf 	else if (ahb > 2)
146*e6e505b9SAlexander Graf 		ahb = 2;
147*e6e505b9SAlexander Graf 	else if (ahb > 1)
148*e6e505b9SAlexander Graf 		ahb = 1;
149*e6e505b9SAlexander Graf 	else
150*e6e505b9SAlexander Graf 		ahb = 0;
151*e6e505b9SAlexander Graf 
152*e6e505b9SAlexander Graf 	apb0 = apb0 - 1;
153*e6e505b9SAlexander Graf 
154*e6e505b9SAlexander Graf 	/* Switch to 24MHz clock while changing PLL1 */
155*e6e505b9SAlexander Graf 	writel(AXI_DIV_1 << AXI_DIV_SHIFT |
156*e6e505b9SAlexander Graf 	       AHB_DIV_2 << AHB_DIV_SHIFT |
157*e6e505b9SAlexander Graf 	       APB0_DIV_1 << APB0_DIV_SHIFT |
158*e6e505b9SAlexander Graf 	       CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
159*e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
160*e6e505b9SAlexander Graf 	sdelay(20);
161*e6e505b9SAlexander Graf 
162*e6e505b9SAlexander Graf 	/* Configure sys clock divisors */
163*e6e505b9SAlexander Graf 	writel(axi << AXI_DIV_SHIFT |
164*e6e505b9SAlexander Graf 	       ahb << AHB_DIV_SHIFT |
165*e6e505b9SAlexander Graf 	       apb0 << APB0_DIV_SHIFT |
166*e6e505b9SAlexander Graf 	       CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
167*e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
168*e6e505b9SAlexander Graf 
169*e6e505b9SAlexander Graf 	/* Configure PLL1 at the desired frequency */
170*e6e505b9SAlexander Graf 	writel(pll1_para[i].pll1_cfg, &ccm->pll1_cfg);
171*e6e505b9SAlexander Graf 	sdelay(200);
172*e6e505b9SAlexander Graf 
173*e6e505b9SAlexander Graf 	/* Switch CPU to PLL1 */
174*e6e505b9SAlexander Graf 	writel(axi << AXI_DIV_SHIFT |
175*e6e505b9SAlexander Graf 	       ahb << AHB_DIV_SHIFT |
176*e6e505b9SAlexander Graf 	       apb0 << APB0_DIV_SHIFT |
177*e6e505b9SAlexander Graf 	       CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
178*e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
179*e6e505b9SAlexander Graf 	sdelay(20);
180*e6e505b9SAlexander Graf }
181*e6e505b9SAlexander Graf #endif
182*e6e505b9SAlexander Graf 
clock_set_pll3(unsigned int clk)183*e6e505b9SAlexander Graf void clock_set_pll3(unsigned int clk)
184*e6e505b9SAlexander Graf {
185*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg * const ccm =
186*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
187*e6e505b9SAlexander Graf 
188*e6e505b9SAlexander Graf 	if (clk == 0) {
189*e6e505b9SAlexander Graf 		clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN);
190*e6e505b9SAlexander Graf 		return;
191*e6e505b9SAlexander Graf 	}
192*e6e505b9SAlexander Graf 
193*e6e505b9SAlexander Graf 	/* PLL3 rate = 3000000 * m */
194*e6e505b9SAlexander Graf 	writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
195*e6e505b9SAlexander Graf 	       CCM_PLL3_CTRL_M(clk / 3000000), &ccm->pll3_cfg);
196*e6e505b9SAlexander Graf }
197*e6e505b9SAlexander Graf 
clock_get_pll3(void)198*e6e505b9SAlexander Graf unsigned int clock_get_pll3(void)
199*e6e505b9SAlexander Graf {
200*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
201*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
202*e6e505b9SAlexander Graf 	uint32_t rval = readl(&ccm->pll3_cfg);
203*e6e505b9SAlexander Graf 	int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT);
204*e6e505b9SAlexander Graf 	return 3000000 * m;
205*e6e505b9SAlexander Graf }
206*e6e505b9SAlexander Graf 
clock_get_pll5p(void)207*e6e505b9SAlexander Graf unsigned int clock_get_pll5p(void)
208*e6e505b9SAlexander Graf {
209*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
210*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
211*e6e505b9SAlexander Graf 	uint32_t rval = readl(&ccm->pll5_cfg);
212*e6e505b9SAlexander Graf 	int n = ((rval & CCM_PLL5_CTRL_N_MASK) >> CCM_PLL5_CTRL_N_SHIFT);
213*e6e505b9SAlexander Graf 	int k = ((rval & CCM_PLL5_CTRL_K_MASK) >> CCM_PLL5_CTRL_K_SHIFT) + 1;
214*e6e505b9SAlexander Graf 	int p = ((rval & CCM_PLL5_CTRL_P_MASK) >> CCM_PLL5_CTRL_P_SHIFT);
215*e6e505b9SAlexander Graf 	return (24000000 * n * k) >> p;
216*e6e505b9SAlexander Graf }
217*e6e505b9SAlexander Graf 
clock_get_pll6(void)218*e6e505b9SAlexander Graf unsigned int clock_get_pll6(void)
219*e6e505b9SAlexander Graf {
220*e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
221*e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
222*e6e505b9SAlexander Graf 	uint32_t rval = readl(&ccm->pll6_cfg);
223*e6e505b9SAlexander Graf 	int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT);
224*e6e505b9SAlexander Graf 	int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1;
225*e6e505b9SAlexander Graf 	return 24000000 * n * k / 2;
226*e6e505b9SAlexander Graf }
227*e6e505b9SAlexander Graf 
clock_set_de_mod_clock(u32 * clk_cfg,unsigned int hz)228*e6e505b9SAlexander Graf void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz)
229*e6e505b9SAlexander Graf {
230*e6e505b9SAlexander Graf 	int pll = clock_get_pll5p();
231*e6e505b9SAlexander Graf 	int div = 1;
232*e6e505b9SAlexander Graf 
233*e6e505b9SAlexander Graf 	while ((pll / div) > hz)
234*e6e505b9SAlexander Graf 		div++;
235*e6e505b9SAlexander Graf 
236*e6e505b9SAlexander Graf 	writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_RST | CCM_DE_CTRL_PLL5P |
237*e6e505b9SAlexander Graf 	       CCM_DE_CTRL_M(div), clk_cfg);
238*e6e505b9SAlexander Graf }
239