1e6e505b9SAlexander Graf /*
2e6e505b9SAlexander Graf * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3e6e505b9SAlexander Graf *
4e6e505b9SAlexander Graf * (C) Copyright 2007-2011
5e6e505b9SAlexander Graf * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6e6e505b9SAlexander Graf * Tom Cubie <tangliang@allwinnertech.com>
7e6e505b9SAlexander Graf *
8e6e505b9SAlexander Graf * Some init for sunxi platform.
9e6e505b9SAlexander Graf *
10e6e505b9SAlexander Graf * SPDX-License-Identifier: GPL-2.0+
11e6e505b9SAlexander Graf */
12e6e505b9SAlexander Graf
13e6e505b9SAlexander Graf #include <common.h>
14e6e505b9SAlexander Graf #include <mmc.h>
15e6e505b9SAlexander Graf #include <i2c.h>
16e6e505b9SAlexander Graf #include <serial.h>
17e6e505b9SAlexander Graf #ifdef CONFIG_SPL_BUILD
18e6e505b9SAlexander Graf #include <spl.h>
19e6e505b9SAlexander Graf #endif
20e6e505b9SAlexander Graf #include <asm/gpio.h>
21e6e505b9SAlexander Graf #include <asm/io.h>
22e6e505b9SAlexander Graf #include <asm/arch/clock.h>
23e6e505b9SAlexander Graf #include <asm/arch/gpio.h>
24e6e505b9SAlexander Graf #include <asm/arch/spl.h>
25e6e505b9SAlexander Graf #include <asm/arch/sys_proto.h>
26e6e505b9SAlexander Graf #include <asm/arch/timer.h>
27e6e505b9SAlexander Graf #include <asm/arch/tzpc.h>
28e6e505b9SAlexander Graf #include <asm/arch/mmc.h>
29e6e505b9SAlexander Graf
30e6e505b9SAlexander Graf #include <linux/compiler.h>
31e6e505b9SAlexander Graf
32e6e505b9SAlexander Graf struct fel_stash {
33e6e505b9SAlexander Graf uint32_t sp;
34e6e505b9SAlexander Graf uint32_t lr;
35e6e505b9SAlexander Graf uint32_t cpsr;
36e6e505b9SAlexander Graf uint32_t sctlr;
37e6e505b9SAlexander Graf uint32_t vbar;
38e6e505b9SAlexander Graf uint32_t cr;
39e6e505b9SAlexander Graf };
40e6e505b9SAlexander Graf
41e6e505b9SAlexander Graf struct fel_stash fel_stash __attribute__((section(".data")));
42e6e505b9SAlexander Graf
43ce6912e1SAndre Przywara #ifdef CONFIG_ARM64
44d96ebc46SSiarhei Siamashka #include <asm/armv8/mmu.h>
45d96ebc46SSiarhei Siamashka
46d96ebc46SSiarhei Siamashka static struct mm_region sunxi_mem_map[] = {
47d96ebc46SSiarhei Siamashka {
48d96ebc46SSiarhei Siamashka /* SRAM, MMIO regions */
49cd4b0c5fSYork Sun .virt = 0x0UL,
50cd4b0c5fSYork Sun .phys = 0x0UL,
51d96ebc46SSiarhei Siamashka .size = 0x40000000UL,
52d96ebc46SSiarhei Siamashka .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
53d96ebc46SSiarhei Siamashka PTE_BLOCK_NON_SHARE
54d96ebc46SSiarhei Siamashka }, {
55d96ebc46SSiarhei Siamashka /* RAM */
56cd4b0c5fSYork Sun .virt = 0x40000000UL,
57cd4b0c5fSYork Sun .phys = 0x40000000UL,
58d96ebc46SSiarhei Siamashka .size = 0x80000000UL,
59d96ebc46SSiarhei Siamashka .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
60d96ebc46SSiarhei Siamashka PTE_BLOCK_INNER_SHARE
61d96ebc46SSiarhei Siamashka }, {
62d96ebc46SSiarhei Siamashka /* List terminator */
63d96ebc46SSiarhei Siamashka 0,
64d96ebc46SSiarhei Siamashka }
65d96ebc46SSiarhei Siamashka };
66d96ebc46SSiarhei Siamashka struct mm_region *mem_map = sunxi_mem_map;
67d96ebc46SSiarhei Siamashka #endif
68d96ebc46SSiarhei Siamashka
gpio_init(void)69e6e505b9SAlexander Graf static int gpio_init(void)
70e6e505b9SAlexander Graf {
71e6e505b9SAlexander Graf #if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
72379febacSChen-Yu Tsai #if defined(CONFIG_MACH_SUN4I) || \
73379febacSChen-Yu Tsai defined(CONFIG_MACH_SUN7I) || \
74379febacSChen-Yu Tsai defined(CONFIG_MACH_SUN8I_R40)
75e6e505b9SAlexander Graf /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
76e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
77e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
78e6e505b9SAlexander Graf #endif
79379febacSChen-Yu Tsai #if defined(CONFIG_MACH_SUN8I) && !defined(CONFIG_MACH_SUN8I_R40)
80e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
81e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
82e6e505b9SAlexander Graf #else
83e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
84e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
85e6e505b9SAlexander Graf #endif
86e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
87379febacSChen-Yu Tsai #elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
88379febacSChen-Yu Tsai defined(CONFIG_MACH_SUN7I) || \
89379febacSChen-Yu Tsai defined(CONFIG_MACH_SUN8I_R40))
90e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
91e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
92e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
93e6e505b9SAlexander Graf #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
94e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
95e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
96e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
97e6e505b9SAlexander Graf #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
98e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
99e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
100e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
101e6e505b9SAlexander Graf #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
102e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
103e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
104e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
1057b82a229SAndre Przywara #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
106e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
107e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
108e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
109d96ebc46SSiarhei Siamashka #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
110d96ebc46SSiarhei Siamashka sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
111d96ebc46SSiarhei Siamashka sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
112d96ebc46SSiarhei Siamashka sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
113e6e505b9SAlexander Graf #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
114e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
115e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
116e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
117c199489fSIcenowy Zheng #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
118c199489fSIcenowy Zheng sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
119c199489fSIcenowy Zheng sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
120c199489fSIcenowy Zheng sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
121e6e505b9SAlexander Graf #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
122e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
123e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
124e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
125e6e505b9SAlexander Graf #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
126e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
127e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
128e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
129e6e505b9SAlexander Graf #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
130e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
131e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
132e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
133e6e505b9SAlexander Graf #elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
134e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
135e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
136e6e505b9SAlexander Graf sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
137e6e505b9SAlexander Graf #else
138e6e505b9SAlexander Graf #error Unsupported console port number. Please fix pin mux settings in board.c
139e6e505b9SAlexander Graf #endif
140e6e505b9SAlexander Graf
141e6e505b9SAlexander Graf return 0;
142e6e505b9SAlexander Graf }
143e6e505b9SAlexander Graf
144eb77f5c9SAndre Przywara #if defined(CONFIG_SPL_BOARD_LOAD_IMAGE) && defined(CONFIG_SPL_BUILD)
spl_board_load_image(struct spl_image_info * spl_image,struct spl_boot_device * bootdev)1452a2ee2acSSimon Glass static int spl_board_load_image(struct spl_image_info *spl_image,
1462a2ee2acSSimon Glass struct spl_boot_device *bootdev)
147e6e505b9SAlexander Graf {
148e6e505b9SAlexander Graf debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
149e6e505b9SAlexander Graf return_to_fel(fel_stash.sp, fel_stash.lr);
150e6e505b9SAlexander Graf
151e6e505b9SAlexander Graf return 0;
152e6e505b9SAlexander Graf }
153ebc4ef61SSimon Glass SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
15497d9df0aSSimon Glass #endif
155e6e505b9SAlexander Graf
s_init(void)156e6e505b9SAlexander Graf void s_init(void)
157e6e505b9SAlexander Graf {
158e6e505b9SAlexander Graf /*
159e6e505b9SAlexander Graf * Undocumented magic taken from boot0, without this DRAM
160e6e505b9SAlexander Graf * access gets messed up (seems cache related).
161e6e505b9SAlexander Graf * The boot0 sources describe this as: "config ema for cache sram"
162e6e505b9SAlexander Graf */
163e6e505b9SAlexander Graf #if defined CONFIG_MACH_SUN6I
164e6e505b9SAlexander Graf setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
165e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN8I
166e6e505b9SAlexander Graf __maybe_unused uint version;
167e6e505b9SAlexander Graf
168e6e505b9SAlexander Graf /* Unlock sram version info reg, read it, relock */
169e6e505b9SAlexander Graf setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
170e6e505b9SAlexander Graf version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
171e6e505b9SAlexander Graf clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
172e6e505b9SAlexander Graf
173e6e505b9SAlexander Graf /*
174e6e505b9SAlexander Graf * Ideally this would be a switch case, but we do not know exactly
175e6e505b9SAlexander Graf * which versions there are and which version needs which settings,
176e6e505b9SAlexander Graf * so reproduce the per SoC code from the BSP.
177e6e505b9SAlexander Graf */
178e6e505b9SAlexander Graf #if defined CONFIG_MACH_SUN8I_A23
179e6e505b9SAlexander Graf if (version == 0x1650)
180e6e505b9SAlexander Graf setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
181e6e505b9SAlexander Graf else /* 0x1661 ? */
182e6e505b9SAlexander Graf setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
183e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN8I_A33
184e6e505b9SAlexander Graf if (version != 0x1667)
185e6e505b9SAlexander Graf setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
186e6e505b9SAlexander Graf #endif
187e6e505b9SAlexander Graf /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
188e6e505b9SAlexander Graf /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
189e6e505b9SAlexander Graf #endif
190e6e505b9SAlexander Graf
19185db5831SAndre Przywara #if !defined(CONFIG_ARM_CORTEX_CPU_IS_UP) && !defined(CONFIG_ARM64)
192e6e505b9SAlexander Graf /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
193e6e505b9SAlexander Graf asm volatile(
194e6e505b9SAlexander Graf "mrc p15, 0, r0, c1, c0, 1\n"
195e6e505b9SAlexander Graf "orr r0, r0, #1 << 6\n"
1961afd0f6fSAndre Przywara "mcr p15, 0, r0, c1, c0, 1\n"
1971afd0f6fSAndre Przywara ::: "r0");
198e6e505b9SAlexander Graf #endif
199e6e505b9SAlexander Graf #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
200e6e505b9SAlexander Graf /* Enable non-secure access to some peripherals */
201e6e505b9SAlexander Graf tzpc_init();
202e6e505b9SAlexander Graf #endif
203e6e505b9SAlexander Graf
204e6e505b9SAlexander Graf clock_init();
205e6e505b9SAlexander Graf timer_init();
206e6e505b9SAlexander Graf gpio_init();
207*a8f01ccfSJernej Skrabec #ifndef CONFIG_DM_I2C
208e6e505b9SAlexander Graf i2c_init_board();
209*a8f01ccfSJernej Skrabec #endif
210e6e505b9SAlexander Graf eth_init_board();
211e6e505b9SAlexander Graf }
212e6e505b9SAlexander Graf
213e6e505b9SAlexander Graf #ifdef CONFIG_SPL_BUILD
214e6e505b9SAlexander Graf DECLARE_GLOBAL_DATA_PTR;
215e6e505b9SAlexander Graf
216e6e505b9SAlexander Graf /* The sunxi internal brom will try to loader external bootloader
217e6e505b9SAlexander Graf * from mmc0, nand flash, mmc2.
218e6e505b9SAlexander Graf */
spl_boot_device(void)219e6e505b9SAlexander Graf u32 spl_boot_device(void)
220e6e505b9SAlexander Graf {
221ef36d9aeSHans de Goede int boot_source;
222ef36d9aeSHans de Goede
223e6e505b9SAlexander Graf /*
224e6e505b9SAlexander Graf * When booting from the SD card or NAND memory, the "eGON.BT0"
225e6e505b9SAlexander Graf * signature is expected to be found in memory at the address 0x0004
226e6e505b9SAlexander Graf * (see the "mksunxiboot" tool, which generates this header).
227e6e505b9SAlexander Graf *
228e6e505b9SAlexander Graf * When booting in the FEL mode over USB, this signature is patched in
229e6e505b9SAlexander Graf * memory and replaced with something else by the 'fel' tool. This other
230e6e505b9SAlexander Graf * signature is selected in such a way, that it can't be present in a
231e6e505b9SAlexander Graf * valid bootable SD card image (because the BROM would refuse to
232e6e505b9SAlexander Graf * execute the SPL in this case).
233e6e505b9SAlexander Graf *
234e6e505b9SAlexander Graf * This checks for the signature and if it is not found returns to
235e6e505b9SAlexander Graf * the FEL code in the BROM to wait and receive the main u-boot
236e6e505b9SAlexander Graf * binary over USB. If it is found, it determines where SPL was
237e6e505b9SAlexander Graf * read from.
238e6e505b9SAlexander Graf */
239e6e505b9SAlexander Graf if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
240e6e505b9SAlexander Graf return BOOT_DEVICE_BOARD;
241e6e505b9SAlexander Graf
242ef36d9aeSHans de Goede boot_source = readb(SPL_ADDR + 0x28);
243ef36d9aeSHans de Goede switch (boot_source) {
244ef36d9aeSHans de Goede case SUNXI_BOOTED_FROM_MMC0:
245e6e505b9SAlexander Graf return BOOT_DEVICE_MMC1;
246ef36d9aeSHans de Goede case SUNXI_BOOTED_FROM_NAND:
247e6e505b9SAlexander Graf return BOOT_DEVICE_NAND;
248ef36d9aeSHans de Goede case SUNXI_BOOTED_FROM_MMC2:
249e6e505b9SAlexander Graf return BOOT_DEVICE_MMC2;
250ef36d9aeSHans de Goede case SUNXI_BOOTED_FROM_SPI:
251ef36d9aeSHans de Goede return BOOT_DEVICE_SPI;
252e6e505b9SAlexander Graf }
253e6e505b9SAlexander Graf
254ef36d9aeSHans de Goede panic("Unknown boot source %d\n", boot_source);
255e6e505b9SAlexander Graf return -1; /* Never reached */
256e6e505b9SAlexander Graf }
257e6e505b9SAlexander Graf
258e6e505b9SAlexander Graf /* No confirmation data available in SPL yet. Hardcode bootmode */
spl_boot_mode(const u32 boot_device)2592b1cdafaSMarek Vasut u32 spl_boot_mode(const u32 boot_device)
260e6e505b9SAlexander Graf {
261e6e505b9SAlexander Graf return MMCSD_MODE_RAW;
262e6e505b9SAlexander Graf }
263e6e505b9SAlexander Graf
board_init_f(ulong dummy)264e6e505b9SAlexander Graf void board_init_f(ulong dummy)
265e6e505b9SAlexander Graf {
266e6e505b9SAlexander Graf spl_init();
267e6e505b9SAlexander Graf preloader_console_init();
268e6e505b9SAlexander Graf
269e6e505b9SAlexander Graf #ifdef CONFIG_SPL_I2C_SUPPORT
270e6e505b9SAlexander Graf /* Needed early by sunxi_board_init if PMU is enabled */
271e6e505b9SAlexander Graf i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
272e6e505b9SAlexander Graf #endif
273e6e505b9SAlexander Graf sunxi_board_init();
274e6e505b9SAlexander Graf }
275e6e505b9SAlexander Graf #endif
276e6e505b9SAlexander Graf
reset_cpu(ulong addr)277e6e505b9SAlexander Graf void reset_cpu(ulong addr)
278e6e505b9SAlexander Graf {
2796c7ae2bfSChen-Yu Tsai #if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
280e6e505b9SAlexander Graf static const struct sunxi_wdog *wdog =
281e6e505b9SAlexander Graf &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
282e6e505b9SAlexander Graf
283e6e505b9SAlexander Graf /* Set the watchdog for its shortest interval (.5s) and wait */
284e6e505b9SAlexander Graf writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
285e6e505b9SAlexander Graf writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
286e6e505b9SAlexander Graf
287e6e505b9SAlexander Graf while (1) {
288e6e505b9SAlexander Graf /* sun5i sometimes gets stuck without this */
289e6e505b9SAlexander Graf writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
290e6e505b9SAlexander Graf }
2916c7ae2bfSChen-Yu Tsai #elif defined(CONFIG_SUNXI_GEN_SUN6I)
292e6e505b9SAlexander Graf static const struct sunxi_wdog *wdog =
293e6e505b9SAlexander Graf ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
294e6e505b9SAlexander Graf
295e6e505b9SAlexander Graf /* Set the watchdog for its shortest interval (.5s) and wait */
296e6e505b9SAlexander Graf writel(WDT_CFG_RESET, &wdog->cfg);
297e6e505b9SAlexander Graf writel(WDT_MODE_EN, &wdog->mode);
298e6e505b9SAlexander Graf writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
299e6e505b9SAlexander Graf while (1) { }
300e6e505b9SAlexander Graf #endif
301e6e505b9SAlexander Graf }
302e6e505b9SAlexander Graf
303d96ebc46SSiarhei Siamashka #if !defined(CONFIG_SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
enable_caches(void)304e6e505b9SAlexander Graf void enable_caches(void)
305e6e505b9SAlexander Graf {
306e6e505b9SAlexander Graf /* Enable D-cache. I-cache is already enabled in start.S */
307e6e505b9SAlexander Graf dcache_enable();
308e6e505b9SAlexander Graf }
309e6e505b9SAlexander Graf #endif
310