xref: /rk3399_rockchip-uboot/arch/arm/mach-socfpga/spl.c (revision 753a4dde970c2bc9022321f1093e544e3a150f6e)
105a21721SMasahiro Yamada /*
205a21721SMasahiro Yamada  *  Copyright (C) 2012 Altera Corporation <www.altera.com>
305a21721SMasahiro Yamada  *
405a21721SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
505a21721SMasahiro Yamada  */
605a21721SMasahiro Yamada 
705a21721SMasahiro Yamada #include <common.h>
805a21721SMasahiro Yamada #include <asm/io.h>
905a21721SMasahiro Yamada #include <asm/pl310.h>
1005a21721SMasahiro Yamada #include <asm/u-boot.h>
1105a21721SMasahiro Yamada #include <asm/utils.h>
1205a21721SMasahiro Yamada #include <image.h>
1305a21721SMasahiro Yamada #include <asm/arch/reset_manager.h>
1405a21721SMasahiro Yamada #include <spl.h>
1505a21721SMasahiro Yamada #include <asm/arch/system_manager.h>
1605a21721SMasahiro Yamada #include <asm/arch/freeze_controller.h>
1705a21721SMasahiro Yamada #include <asm/arch/clock_manager.h>
1805a21721SMasahiro Yamada #include <asm/arch/scan_manager.h>
1905a21721SMasahiro Yamada #include <asm/arch/sdram.h>
20232fcc6eSMarek Vasut #include <asm/arch/scu.h>
21232fcc6eSMarek Vasut #include <asm/arch/nic301.h>
22*8f4c80c4SLey Foon Tan #include <asm/sections.h>
23*8f4c80c4SLey Foon Tan #include <fdtdec.h>
24*8f4c80c4SLey Foon Tan #include <watchdog.h>
25*8f4c80c4SLey Foon Tan #if defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
26*8f4c80c4SLey Foon Tan #include <asm/arch/pinmux.h>
27*8f4c80c4SLey Foon Tan #endif
2805a21721SMasahiro Yamada 
2905a21721SMasahiro Yamada DECLARE_GLOBAL_DATA_PTR;
3005a21721SMasahiro Yamada 
31*8f4c80c4SLey Foon Tan #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
3205a21721SMasahiro Yamada static struct pl310_regs *const pl310 =
3305a21721SMasahiro Yamada 	(struct pl310_regs *)CONFIG_SYS_PL310_BASE;
34232fcc6eSMarek Vasut static struct scu_registers *scu_regs =
35232fcc6eSMarek Vasut 	(struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
36232fcc6eSMarek Vasut static struct nic301_registers *nic301_regs =
37232fcc6eSMarek Vasut 	(struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
38*8f4c80c4SLey Foon Tan #endif
39*8f4c80c4SLey Foon Tan 
40*8f4c80c4SLey Foon Tan static const struct socfpga_system_manager *sysmgr_regs =
41066ad14aSMarek Vasut 	(struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
42232fcc6eSMarek Vasut 
spl_boot_device(void)436473054aSMarek Vasut u32 spl_boot_device(void)
446473054aSMarek Vasut {
45066ad14aSMarek Vasut 	const u32 bsel = readl(&sysmgr_regs->bootinfo);
46066ad14aSMarek Vasut 
47*8f4c80c4SLey Foon Tan 	switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
48066ad14aSMarek Vasut 	case 0x1:	/* FPGA (HPS2FPGA Bridge) */
49066ad14aSMarek Vasut 		return BOOT_DEVICE_RAM;
50066ad14aSMarek Vasut 	case 0x2:	/* NAND Flash (1.8V) */
51066ad14aSMarek Vasut 	case 0x3:	/* NAND Flash (3.0V) */
52ac242e16SMarek Vasut 		socfpga_per_reset(SOCFPGA_RESET(NAND), 0);
53066ad14aSMarek Vasut 		return BOOT_DEVICE_NAND;
54066ad14aSMarek Vasut 	case 0x4:	/* SD/MMC External Transceiver (1.8V) */
55066ad14aSMarek Vasut 	case 0x5:	/* SD/MMC Internal Transceiver (3.0V) */
56d3f34e75SMarek Vasut 		socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
57d3f34e75SMarek Vasut 		socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
58d3f34e75SMarek Vasut 		return BOOT_DEVICE_MMC1;
59066ad14aSMarek Vasut 	case 0x6:	/* QSPI Flash (1.8V) */
60066ad14aSMarek Vasut 	case 0x7:	/* QSPI Flash (3.0V) */
61066ad14aSMarek Vasut 		socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
62066ad14aSMarek Vasut 		return BOOT_DEVICE_SPI;
63066ad14aSMarek Vasut 	default:
64066ad14aSMarek Vasut 		printf("Invalid boot device (bsel=%08x)!\n", bsel);
65066ad14aSMarek Vasut 		hang();
66066ad14aSMarek Vasut 	}
676473054aSMarek Vasut }
686473054aSMarek Vasut 
69d3f34e75SMarek Vasut #ifdef CONFIG_SPL_MMC_SUPPORT
spl_boot_mode(const u32 boot_device)702b1cdafaSMarek Vasut u32 spl_boot_mode(const u32 boot_device)
71d3f34e75SMarek Vasut {
72d3f34e75SMarek Vasut #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
73d3f34e75SMarek Vasut 	return MMCSD_MODE_FS;
74d3f34e75SMarek Vasut #else
75d3f34e75SMarek Vasut 	return MMCSD_MODE_RAW;
76d3f34e75SMarek Vasut #endif
77d3f34e75SMarek Vasut }
78d3f34e75SMarek Vasut #endif
79d3f34e75SMarek Vasut 
80*8f4c80c4SLey Foon Tan #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
socfpga_nic301_slave_ns(void)81232fcc6eSMarek Vasut static void socfpga_nic301_slave_ns(void)
82232fcc6eSMarek Vasut {
83232fcc6eSMarek Vasut 	writel(0x1, &nic301_regs->lwhps2fpgaregs);
84232fcc6eSMarek Vasut 	writel(0x1, &nic301_regs->hps2fpgaregs);
85232fcc6eSMarek Vasut 	writel(0x1, &nic301_regs->acp);
86232fcc6eSMarek Vasut 	writel(0x1, &nic301_regs->rom);
87232fcc6eSMarek Vasut 	writel(0x1, &nic301_regs->ocram);
88232fcc6eSMarek Vasut 	writel(0x1, &nic301_regs->sdrdata);
89232fcc6eSMarek Vasut }
9005a21721SMasahiro Yamada 
board_init_f(ulong dummy)9105a21721SMasahiro Yamada void board_init_f(ulong dummy)
9205a21721SMasahiro Yamada {
936473054aSMarek Vasut #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
946473054aSMarek Vasut 	const struct cm_config *cm_default_cfg = cm_get_default_config();
956473054aSMarek Vasut #endif
966473054aSMarek Vasut 	unsigned long sdram_size;
9705a21721SMasahiro Yamada 	unsigned long reg;
986473054aSMarek Vasut 
9905a21721SMasahiro Yamada 	/*
10005a21721SMasahiro Yamada 	 * First C code to run. Clear fake OCRAM ECC first as SBE
10105a21721SMasahiro Yamada 	 * and DBE might triggered during power on
10205a21721SMasahiro Yamada 	 */
10305a21721SMasahiro Yamada 	reg = readl(&sysmgr_regs->eccgrp_ocram);
10405a21721SMasahiro Yamada 	if (reg & SYSMGR_ECC_OCRAM_SERR)
10505a21721SMasahiro Yamada 		writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
10605a21721SMasahiro Yamada 		       &sysmgr_regs->eccgrp_ocram);
10705a21721SMasahiro Yamada 	if (reg & SYSMGR_ECC_OCRAM_DERR)
10805a21721SMasahiro Yamada 		writel(SYSMGR_ECC_OCRAM_DERR  | SYSMGR_ECC_OCRAM_EN,
10905a21721SMasahiro Yamada 		       &sysmgr_regs->eccgrp_ocram);
11005a21721SMasahiro Yamada 
11105a21721SMasahiro Yamada 	memset(__bss_start, 0, __bss_end - __bss_start);
11205a21721SMasahiro Yamada 
113232fcc6eSMarek Vasut 	socfpga_nic301_slave_ns();
114232fcc6eSMarek Vasut 
115232fcc6eSMarek Vasut 	/* Configure ARM MPU SNSAC register. */
116232fcc6eSMarek Vasut 	setbits_le32(&scu_regs->sacr, 0xfff);
117232fcc6eSMarek Vasut 
11805a21721SMasahiro Yamada 	/* Remap SDRAM to 0x0 */
119232fcc6eSMarek Vasut 	writel(0x1, &nic301_regs->remap);	/* remap.mpuzero */
12005a21721SMasahiro Yamada 	writel(0x1, &pl310->pl310_addr_filter_start);
12105a21721SMasahiro Yamada 
12205a21721SMasahiro Yamada #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
12305a21721SMasahiro Yamada 	debug("Freezing all I/O banks\n");
12405a21721SMasahiro Yamada 	/* freeze all IO banks */
12505a21721SMasahiro Yamada 	sys_mgr_frzctrl_freeze_req();
12605a21721SMasahiro Yamada 
127bd65fe35SMarek Vasut 	/* Put everything into reset but L4WD0. */
128bd65fe35SMarek Vasut 	socfpga_per_reset_all();
129bd65fe35SMarek Vasut 	/* Put FPGA bridges into reset too. */
130bd65fe35SMarek Vasut 	socfpga_bridges_reset(1);
131bd65fe35SMarek Vasut 
132a71df7aaSMarek Vasut 	socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
133a71df7aaSMarek Vasut 	socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
134a71df7aaSMarek Vasut 	socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
13505a21721SMasahiro Yamada 
13605a21721SMasahiro Yamada 	timer_init();
13705a21721SMasahiro Yamada 
13805a21721SMasahiro Yamada 	debug("Reconfigure Clock Manager\n");
13905a21721SMasahiro Yamada 	/* reconfigure the PLLs */
140de778115SLey Foon Tan 	if (cm_basic_init(cm_default_cfg))
141de778115SLey Foon Tan 		hang();
14205a21721SMasahiro Yamada 
14305a21721SMasahiro Yamada 	/* Enable bootrom to configure IOs. */
14440687b4fSMarek Vasut 	sysmgr_config_warmrstcfgio(1);
14505a21721SMasahiro Yamada 
14605a21721SMasahiro Yamada 	/* configure the IOCSR / IO buffer settings */
14705a21721SMasahiro Yamada 	if (scan_mgr_configure_iocsr())
14805a21721SMasahiro Yamada 		hang();
14905a21721SMasahiro Yamada 
1504a0080d9SMarek Vasut 	sysmgr_config_warmrstcfgio(0);
1514a0080d9SMarek Vasut 
15205a21721SMasahiro Yamada 	/* configure the pin muxing through system manager */
1534a0080d9SMarek Vasut 	sysmgr_config_warmrstcfgio(1);
15405a21721SMasahiro Yamada 	sysmgr_pinmux_init();
1554a0080d9SMarek Vasut 	sysmgr_config_warmrstcfgio(0);
1564a0080d9SMarek Vasut 
15705a21721SMasahiro Yamada #endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
15805a21721SMasahiro Yamada 
159bd65fe35SMarek Vasut 	/* De-assert reset for peripherals and bridges based on handoff */
16005a21721SMasahiro Yamada 	reset_deassert_peripherals_handoff();
161bd65fe35SMarek Vasut 	socfpga_bridges_reset(0);
16205a21721SMasahiro Yamada 
16305a21721SMasahiro Yamada 	debug("Unfreezing/Thaw all I/O banks\n");
16405a21721SMasahiro Yamada 	/* unfreeze / thaw all IO banks */
16505a21721SMasahiro Yamada 	sys_mgr_frzctrl_thaw_req();
16605a21721SMasahiro Yamada 
16705a21721SMasahiro Yamada 	/* enable console uart printing */
16805a21721SMasahiro Yamada 	preloader_console_init();
16905a21721SMasahiro Yamada 
17005a21721SMasahiro Yamada 	if (sdram_mmr_init_full(0xffffffff) != 0) {
17105a21721SMasahiro Yamada 		puts("SDRAM init failed.\n");
17205a21721SMasahiro Yamada 		hang();
17305a21721SMasahiro Yamada 	}
17405a21721SMasahiro Yamada 
17505a21721SMasahiro Yamada 	debug("SDRAM: Calibrating PHY\n");
17605a21721SMasahiro Yamada 	/* SDRAM calibration */
17705a21721SMasahiro Yamada 	if (sdram_calibration_full() == 0) {
17805a21721SMasahiro Yamada 		puts("SDRAM calibration failed.\n");
17905a21721SMasahiro Yamada 		hang();
18005a21721SMasahiro Yamada 	}
18105a21721SMasahiro Yamada 
18205a21721SMasahiro Yamada 	sdram_size = sdram_calculate_size();
18305a21721SMasahiro Yamada 	debug("SDRAM: %ld MiB\n", sdram_size >> 20);
18405a21721SMasahiro Yamada 
18505a21721SMasahiro Yamada 	/* Sanity check ensure correct SDRAM size specified */
18605a21721SMasahiro Yamada 	if (get_ram_size(0, sdram_size) != sdram_size) {
18705a21721SMasahiro Yamada 		puts("SDRAM size check failed!\n");
18805a21721SMasahiro Yamada 		hang();
18905a21721SMasahiro Yamada 	}
190bd65fe35SMarek Vasut 
191bd65fe35SMarek Vasut 	socfpga_bridges_reset(1);
1926473054aSMarek Vasut 
1937599b53dSMarek Vasut 	/* Configure simple malloc base pointer into RAM. */
1947599b53dSMarek Vasut 	gd->malloc_base = CONFIG_SYS_TEXT_BASE + (1024 * 1024);
19505a21721SMasahiro Yamada }
196*8f4c80c4SLey Foon Tan #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
spl_board_init(void)197*8f4c80c4SLey Foon Tan void spl_board_init(void)
198*8f4c80c4SLey Foon Tan {
199*8f4c80c4SLey Foon Tan 	/* configuring the clock based on handoff */
200*8f4c80c4SLey Foon Tan 	cm_basic_init(gd->fdt_blob);
201*8f4c80c4SLey Foon Tan 	WATCHDOG_RESET();
202*8f4c80c4SLey Foon Tan 
203*8f4c80c4SLey Foon Tan 	config_dedicated_pins(gd->fdt_blob);
204*8f4c80c4SLey Foon Tan 	WATCHDOG_RESET();
205*8f4c80c4SLey Foon Tan 
206*8f4c80c4SLey Foon Tan 	/* Release UART from reset */
207*8f4c80c4SLey Foon Tan 	socfpga_reset_uart(0);
208*8f4c80c4SLey Foon Tan 
209*8f4c80c4SLey Foon Tan 	/* enable console uart printing */
210*8f4c80c4SLey Foon Tan 	preloader_console_init();
211*8f4c80c4SLey Foon Tan }
212*8f4c80c4SLey Foon Tan 
board_init_f(ulong dummy)213*8f4c80c4SLey Foon Tan void board_init_f(ulong dummy)
214*8f4c80c4SLey Foon Tan {
215*8f4c80c4SLey Foon Tan 	/*
216*8f4c80c4SLey Foon Tan 	 * Configure Clock Manager to use intosc clock instead external osc to
217*8f4c80c4SLey Foon Tan 	 * ensure success watchdog operation. We do it as early as possible.
218*8f4c80c4SLey Foon Tan 	 */
219*8f4c80c4SLey Foon Tan 	cm_use_intosc();
220*8f4c80c4SLey Foon Tan 
221*8f4c80c4SLey Foon Tan 	socfpga_watchdog_disable();
222*8f4c80c4SLey Foon Tan 
223*8f4c80c4SLey Foon Tan 	arch_early_init_r();
224*8f4c80c4SLey Foon Tan 
225*8f4c80c4SLey Foon Tan #ifdef CONFIG_HW_WATCHDOG
226*8f4c80c4SLey Foon Tan 	/* release osc1 watchdog timer 0 from reset */
227*8f4c80c4SLey Foon Tan 	socfpga_reset_deassert_osc1wd0();
228*8f4c80c4SLey Foon Tan 
229*8f4c80c4SLey Foon Tan 	/* reconfigure and enable the watchdog */
230*8f4c80c4SLey Foon Tan 	hw_watchdog_init();
231*8f4c80c4SLey Foon Tan 	WATCHDOG_RESET();
232*8f4c80c4SLey Foon Tan #endif /* CONFIG_HW_WATCHDOG */
233*8f4c80c4SLey Foon Tan }
234*8f4c80c4SLey Foon Tan #endif
235