xref: /rk3399_rockchip-uboot/arch/arm/mach-socfpga/include/mach/system_manager_gen5.h (revision 753a4dde970c2bc9022321f1093e544e3a150f6e)
1*4ddd541dSLey Foon Tan /*
2*4ddd541dSLey Foon Tan  * Copyright (C) 2013-2017 Altera Corporation <www.altera.com>
3*4ddd541dSLey Foon Tan  *
4*4ddd541dSLey Foon Tan  * SPDX-License-Identifier:	GPL-2.0+
5*4ddd541dSLey Foon Tan  */
6*4ddd541dSLey Foon Tan 
7*4ddd541dSLey Foon Tan #ifndef _SYSTEM_MANAGER_GEN5_H_
8*4ddd541dSLey Foon Tan #define _SYSTEM_MANAGER_GEN5_H_
9*4ddd541dSLey Foon Tan 
10*4ddd541dSLey Foon Tan #ifndef __ASSEMBLY__
11*4ddd541dSLey Foon Tan 
12*4ddd541dSLey Foon Tan void sysmgr_pinmux_init(void);
13*4ddd541dSLey Foon Tan void sysmgr_config_warmrstcfgio(int enable);
14*4ddd541dSLey Foon Tan 
15*4ddd541dSLey Foon Tan void sysmgr_get_pinmux_table(const u8 **table, unsigned int *table_len);
16*4ddd541dSLey Foon Tan 
17*4ddd541dSLey Foon Tan struct socfpga_system_manager {
18*4ddd541dSLey Foon Tan 	/* System Manager Module */
19*4ddd541dSLey Foon Tan 	u32	siliconid1;			/* 0x00 */
20*4ddd541dSLey Foon Tan 	u32	siliconid2;
21*4ddd541dSLey Foon Tan 	u32	_pad_0x8_0xf[2];
22*4ddd541dSLey Foon Tan 	u32	wddbg;				/* 0x10 */
23*4ddd541dSLey Foon Tan 	u32	bootinfo;
24*4ddd541dSLey Foon Tan 	u32	hpsinfo;
25*4ddd541dSLey Foon Tan 	u32	parityinj;
26*4ddd541dSLey Foon Tan 	/* FPGA Interface Group */
27*4ddd541dSLey Foon Tan 	u32	fpgaintfgrp_gbl;		/* 0x20 */
28*4ddd541dSLey Foon Tan 	u32	fpgaintfgrp_indiv;
29*4ddd541dSLey Foon Tan 	u32	fpgaintfgrp_module;
30*4ddd541dSLey Foon Tan 	u32	_pad_0x2c_0x2f;
31*4ddd541dSLey Foon Tan 	/* Scan Manager Group */
32*4ddd541dSLey Foon Tan 	u32	scanmgrgrp_ctrl;		/* 0x30 */
33*4ddd541dSLey Foon Tan 	u32	_pad_0x34_0x3f[3];
34*4ddd541dSLey Foon Tan 	/* Freeze Control Group */
35*4ddd541dSLey Foon Tan 	u32	frzctrl_vioctrl;		/* 0x40 */
36*4ddd541dSLey Foon Tan 	u32	_pad_0x44_0x4f[3];
37*4ddd541dSLey Foon Tan 	u32	frzctrl_hioctrl;		/* 0x50 */
38*4ddd541dSLey Foon Tan 	u32	frzctrl_src;
39*4ddd541dSLey Foon Tan 	u32	frzctrl_hwctrl;
40*4ddd541dSLey Foon Tan 	u32	_pad_0x5c_0x5f;
41*4ddd541dSLey Foon Tan 	/* EMAC Group */
42*4ddd541dSLey Foon Tan 	u32	emacgrp_ctrl;			/* 0x60 */
43*4ddd541dSLey Foon Tan 	u32	emacgrp_l3master;
44*4ddd541dSLey Foon Tan 	u32	_pad_0x68_0x6f[2];
45*4ddd541dSLey Foon Tan 	/* DMA Controller Group */
46*4ddd541dSLey Foon Tan 	u32	dmagrp_ctrl;			/* 0x70 */
47*4ddd541dSLey Foon Tan 	u32	dmagrp_persecurity;
48*4ddd541dSLey Foon Tan 	u32	_pad_0x78_0x7f[2];
49*4ddd541dSLey Foon Tan 	/* Preloader (initial software) Group */
50*4ddd541dSLey Foon Tan 	u32	iswgrp_handoff[8];		/* 0x80 */
51*4ddd541dSLey Foon Tan 	u32	_pad_0xa0_0xbf[8];		/* 0xa0 */
52*4ddd541dSLey Foon Tan 	/* Boot ROM Code Register Group */
53*4ddd541dSLey Foon Tan 	u32	romcodegrp_ctrl;		/* 0xc0 */
54*4ddd541dSLey Foon Tan 	u32	romcodegrp_cpu1startaddr;
55*4ddd541dSLey Foon Tan 	u32	romcodegrp_initswstate;
56*4ddd541dSLey Foon Tan 	u32	romcodegrp_initswlastld;
57*4ddd541dSLey Foon Tan 	u32	romcodegrp_bootromswstate;	/* 0xd0 */
58*4ddd541dSLey Foon Tan 	u32	__pad_0xd4_0xdf[3];
59*4ddd541dSLey Foon Tan 	/* Warm Boot from On-Chip RAM Group */
60*4ddd541dSLey Foon Tan 	u32	romcodegrp_warmramgrp_enable;	/* 0xe0 */
61*4ddd541dSLey Foon Tan 	u32	romcodegrp_warmramgrp_datastart;
62*4ddd541dSLey Foon Tan 	u32	romcodegrp_warmramgrp_length;
63*4ddd541dSLey Foon Tan 	u32	romcodegrp_warmramgrp_execution;
64*4ddd541dSLey Foon Tan 	u32	romcodegrp_warmramgrp_crc;	/* 0xf0 */
65*4ddd541dSLey Foon Tan 	u32	__pad_0xf4_0xff[3];
66*4ddd541dSLey Foon Tan 	/* Boot ROM Hardware Register Group */
67*4ddd541dSLey Foon Tan 	u32	romhwgrp_ctrl;			/* 0x100 */
68*4ddd541dSLey Foon Tan 	u32	_pad_0x104_0x107;
69*4ddd541dSLey Foon Tan 	/* SDMMC Controller Group */
70*4ddd541dSLey Foon Tan 	u32	sdmmcgrp_ctrl;
71*4ddd541dSLey Foon Tan 	u32	sdmmcgrp_l3master;
72*4ddd541dSLey Foon Tan 	/* NAND Flash Controller Register Group */
73*4ddd541dSLey Foon Tan 	u32	nandgrp_bootstrap;		/* 0x110 */
74*4ddd541dSLey Foon Tan 	u32	nandgrp_l3master;
75*4ddd541dSLey Foon Tan 	/* USB Controller Group */
76*4ddd541dSLey Foon Tan 	u32	usbgrp_l3master;
77*4ddd541dSLey Foon Tan 	u32	_pad_0x11c_0x13f[9];
78*4ddd541dSLey Foon Tan 	/* ECC Management Register Group */
79*4ddd541dSLey Foon Tan 	u32	eccgrp_l2;			/* 0x140 */
80*4ddd541dSLey Foon Tan 	u32	eccgrp_ocram;
81*4ddd541dSLey Foon Tan 	u32	eccgrp_usb0;
82*4ddd541dSLey Foon Tan 	u32	eccgrp_usb1;
83*4ddd541dSLey Foon Tan 	u32	eccgrp_emac0;			/* 0x150 */
84*4ddd541dSLey Foon Tan 	u32	eccgrp_emac1;
85*4ddd541dSLey Foon Tan 	u32	eccgrp_dma;
86*4ddd541dSLey Foon Tan 	u32	eccgrp_can0;
87*4ddd541dSLey Foon Tan 	u32	eccgrp_can1;			/* 0x160 */
88*4ddd541dSLey Foon Tan 	u32	eccgrp_nand;
89*4ddd541dSLey Foon Tan 	u32	eccgrp_qspi;
90*4ddd541dSLey Foon Tan 	u32	eccgrp_sdmmc;
91*4ddd541dSLey Foon Tan 	u32	_pad_0x170_0x3ff[164];
92*4ddd541dSLey Foon Tan 	/* Pin Mux Control Group */
93*4ddd541dSLey Foon Tan 	u32	emacio[20];			/* 0x400 */
94*4ddd541dSLey Foon Tan 	u32	flashio[12];			/* 0x450 */
95*4ddd541dSLey Foon Tan 	u32	generalio[28];			/* 0x480 */
96*4ddd541dSLey Foon Tan 	u32	_pad_0x4f0_0x4ff[4];
97*4ddd541dSLey Foon Tan 	u32	mixed1io[22];			/* 0x500 */
98*4ddd541dSLey Foon Tan 	u32	mixed2io[8];			/* 0x558 */
99*4ddd541dSLey Foon Tan 	u32	gplinmux[23];			/* 0x578 */
100*4ddd541dSLey Foon Tan 	u32	gplmux[71];			/* 0x5d4 */
101*4ddd541dSLey Foon Tan 	u32	nandusefpga;			/* 0x6f0 */
102*4ddd541dSLey Foon Tan 	u32	_pad_0x6f4;
103*4ddd541dSLey Foon Tan 	u32	rgmii1usefpga;			/* 0x6f8 */
104*4ddd541dSLey Foon Tan 	u32	_pad_0x6fc_0x700[2];
105*4ddd541dSLey Foon Tan 	u32	i2c0usefpga;			/* 0x704 */
106*4ddd541dSLey Foon Tan 	u32	sdmmcusefpga;			/* 0x708 */
107*4ddd541dSLey Foon Tan 	u32	_pad_0x70c_0x710[2];
108*4ddd541dSLey Foon Tan 	u32	rgmii0usefpga;			/* 0x714 */
109*4ddd541dSLey Foon Tan 	u32	_pad_0x718_0x720[3];
110*4ddd541dSLey Foon Tan 	u32	i2c3usefpga;			/* 0x724 */
111*4ddd541dSLey Foon Tan 	u32	i2c2usefpga;			/* 0x728 */
112*4ddd541dSLey Foon Tan 	u32	i2c1usefpga;			/* 0x72c */
113*4ddd541dSLey Foon Tan 	u32	spim1usefpga;			/* 0x730 */
114*4ddd541dSLey Foon Tan 	u32	_pad_0x734;
115*4ddd541dSLey Foon Tan 	u32	spim0usefpga;			/* 0x738 */
116*4ddd541dSLey Foon Tan };
117*4ddd541dSLey Foon Tan #endif
118*4ddd541dSLey Foon Tan 
119*4ddd541dSLey Foon Tan #define SYSMGR_SDMMC_SMPLSEL_SHIFT	3
120*4ddd541dSLey Foon Tan #define SYSMGR_BOOTINFO_BSEL_SHIFT	0
121*4ddd541dSLey Foon Tan 
122*4ddd541dSLey Foon Tan #endif /* _SYSTEM_MANAGER_GEN5_H_ */
123