xref: /rk3399_rockchip-uboot/arch/arm/mach-socfpga/include/mach/sdram.h (revision 4ddc981225288e68d45eb8e33271d1481920086f)
130088b09SMasahiro Yamada /*
29bbd2132SDinh Nguyen  * Copyright Altera Corporation (C) 2014-2015
330088b09SMasahiro Yamada  *
430088b09SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
530088b09SMasahiro Yamada  */
69bbd2132SDinh Nguyen #ifndef	_SDRAM_H_
79bbd2132SDinh Nguyen #define	_SDRAM_H_
830088b09SMasahiro Yamada 
99bbd2132SDinh Nguyen #ifndef __ASSEMBLY__
1030088b09SMasahiro Yamada 
119bbd2132SDinh Nguyen unsigned long sdram_calculate_size(void);
1299f453e9SMarek Vasut int sdram_mmr_init_full(unsigned int sdr_phy_reg);
139bbd2132SDinh Nguyen int sdram_calibration_full(void);
1430088b09SMasahiro Yamada 
15c4ecc989SMarek Vasut const struct socfpga_sdram_config *socfpga_get_sdram_config(void);
169bbd2132SDinh Nguyen 
1704955cf2SMarek Vasut void socfpga_get_seq_ac_init(const u32 **init, unsigned int *nelem);
1804955cf2SMarek Vasut void socfpga_get_seq_inst_init(const u32 **init, unsigned int *nelem);
19d718a26bSMarek Vasut const struct socfpga_sdram_rw_mgr_config *socfpga_get_sdram_rwmgr_config(void);
2010c14261SMarek Vasut const struct socfpga_sdram_io_config *socfpga_get_sdram_io_config(void);
21042ff2d0SMarek Vasut const struct socfpga_sdram_misc_config *socfpga_get_sdram_misc_config(void);
2204955cf2SMarek Vasut 
2317fdc916SMarek Vasut #define SDR_CTRLGRP_ADDRESS	(SOCFPGA_SDR_ADDRESS | 0x5000)
249bbd2132SDinh Nguyen 
259bbd2132SDinh Nguyen struct socfpga_sdr_ctrl {
269bbd2132SDinh Nguyen 	u32	ctrl_cfg;
279bbd2132SDinh Nguyen 	u32	dram_timing1;
289bbd2132SDinh Nguyen 	u32	dram_timing2;
299bbd2132SDinh Nguyen 	u32	dram_timing3;
309bbd2132SDinh Nguyen 	u32	dram_timing4;	/* 0x10 */
319bbd2132SDinh Nguyen 	u32	lowpwr_timing;
329bbd2132SDinh Nguyen 	u32	dram_odt;
33*89a54abfSChin Liang See 	u32	extratime1;
34*89a54abfSChin Liang See 	u32	__padding0[3];
359bbd2132SDinh Nguyen 	u32	dram_addrw;	/* 0x2c */
369bbd2132SDinh Nguyen 	u32	dram_if_width;	/* 0x30 */
379bbd2132SDinh Nguyen 	u32	dram_dev_width;
389bbd2132SDinh Nguyen 	u32	dram_sts;
399bbd2132SDinh Nguyen 	u32	dram_intr;
409bbd2132SDinh Nguyen 	u32	sbe_count;	/* 0x40 */
419bbd2132SDinh Nguyen 	u32	dbe_count;
429bbd2132SDinh Nguyen 	u32	err_addr;
439bbd2132SDinh Nguyen 	u32	drop_count;
449bbd2132SDinh Nguyen 	u32	drop_addr;	/* 0x50 */
459bbd2132SDinh Nguyen 	u32	lowpwr_eq;
469bbd2132SDinh Nguyen 	u32	lowpwr_ack;
479bbd2132SDinh Nguyen 	u32	static_cfg;
489bbd2132SDinh Nguyen 	u32	ctrl_width;	/* 0x60 */
499bbd2132SDinh Nguyen 	u32	cport_width;
509bbd2132SDinh Nguyen 	u32	cport_wmap;
519bbd2132SDinh Nguyen 	u32	cport_rmap;
529bbd2132SDinh Nguyen 	u32	rfifo_cmap;	/* 0x70 */
539bbd2132SDinh Nguyen 	u32	wfifo_cmap;
549bbd2132SDinh Nguyen 	u32	cport_rdwr;
559bbd2132SDinh Nguyen 	u32	port_cfg;
569bbd2132SDinh Nguyen 	u32	fpgaport_rst;	/* 0x80 */
579bbd2132SDinh Nguyen 	u32	__padding1;
589bbd2132SDinh Nguyen 	u32	fifo_cfg;
599bbd2132SDinh Nguyen 	u32	protport_default;
609bbd2132SDinh Nguyen 	u32	prot_rule_addr;	/* 0x90 */
619bbd2132SDinh Nguyen 	u32	prot_rule_id;
629bbd2132SDinh Nguyen 	u32	prot_rule_data;
639bbd2132SDinh Nguyen 	u32	prot_rule_rdwr;
649bbd2132SDinh Nguyen 	u32	__padding2[3];
659bbd2132SDinh Nguyen 	u32	mp_priority;	/* 0xac */
669bbd2132SDinh Nguyen 	u32	mp_weight0;	/* 0xb0 */
679bbd2132SDinh Nguyen 	u32	mp_weight1;
689bbd2132SDinh Nguyen 	u32	mp_weight2;
699bbd2132SDinh Nguyen 	u32	mp_weight3;
709bbd2132SDinh Nguyen 	u32	mp_pacing0;	/* 0xc0 */
719bbd2132SDinh Nguyen 	u32	mp_pacing1;
729bbd2132SDinh Nguyen 	u32	mp_pacing2;
739bbd2132SDinh Nguyen 	u32	mp_pacing3;
749bbd2132SDinh Nguyen 	u32	mp_threshold0;	/* 0xd0 */
759bbd2132SDinh Nguyen 	u32	mp_threshold1;
769bbd2132SDinh Nguyen 	u32	mp_threshold2;
779bbd2132SDinh Nguyen 	u32	__padding3[29];
789bbd2132SDinh Nguyen 	u32	phy_ctrl0;	/* 0x150 */
799bbd2132SDinh Nguyen 	u32	phy_ctrl1;
809bbd2132SDinh Nguyen 	u32	phy_ctrl2;
819bbd2132SDinh Nguyen };
829bbd2132SDinh Nguyen 
835af91418SMarek Vasut /* SDRAM configuration structure for the SPL. */
845af91418SMarek Vasut struct socfpga_sdram_config {
855af91418SMarek Vasut 	u32	ctrl_cfg;
865af91418SMarek Vasut 	u32	dram_timing1;
875af91418SMarek Vasut 	u32	dram_timing2;
885af91418SMarek Vasut 	u32	dram_timing3;
895af91418SMarek Vasut 	u32	dram_timing4;
905af91418SMarek Vasut 	u32	lowpwr_timing;
915af91418SMarek Vasut 	u32	dram_odt;
92*89a54abfSChin Liang See 	u32	extratime1;
935af91418SMarek Vasut 	u32	dram_addrw;
945af91418SMarek Vasut 	u32	dram_if_width;
955af91418SMarek Vasut 	u32	dram_dev_width;
965af91418SMarek Vasut 	u32	dram_intr;
975af91418SMarek Vasut 	u32	lowpwr_eq;
985af91418SMarek Vasut 	u32	static_cfg;
995af91418SMarek Vasut 	u32	ctrl_width;
1005af91418SMarek Vasut 	u32	cport_width;
1015af91418SMarek Vasut 	u32	cport_wmap;
1025af91418SMarek Vasut 	u32	cport_rmap;
1035af91418SMarek Vasut 	u32	rfifo_cmap;
1045af91418SMarek Vasut 	u32	wfifo_cmap;
1055af91418SMarek Vasut 	u32	cport_rdwr;
1065af91418SMarek Vasut 	u32	port_cfg;
1075af91418SMarek Vasut 	u32	fpgaport_rst;
1085af91418SMarek Vasut 	u32	fifo_cfg;
1095af91418SMarek Vasut 	u32	mp_priority;
1105af91418SMarek Vasut 	u32	mp_weight0;
1115af91418SMarek Vasut 	u32	mp_weight1;
1125af91418SMarek Vasut 	u32	mp_weight2;
1135af91418SMarek Vasut 	u32	mp_weight3;
1145af91418SMarek Vasut 	u32	mp_pacing0;
1155af91418SMarek Vasut 	u32	mp_pacing1;
1165af91418SMarek Vasut 	u32	mp_pacing2;
1175af91418SMarek Vasut 	u32	mp_pacing3;
1185af91418SMarek Vasut 	u32	mp_threshold0;
1195af91418SMarek Vasut 	u32	mp_threshold1;
1205af91418SMarek Vasut 	u32	mp_threshold2;
1215af91418SMarek Vasut 	u32	phy_ctrl0;
1225af91418SMarek Vasut };
1235af91418SMarek Vasut 
124d718a26bSMarek Vasut struct socfpga_sdram_rw_mgr_config {
125d718a26bSMarek Vasut 	u8	activate_0_and_1;
126d718a26bSMarek Vasut 	u8	activate_0_and_1_wait1;
127d718a26bSMarek Vasut 	u8	activate_0_and_1_wait2;
128d718a26bSMarek Vasut 	u8	activate_1;
129d718a26bSMarek Vasut 	u8	clear_dqs_enable;
130d718a26bSMarek Vasut 	u8	guaranteed_read;
131d718a26bSMarek Vasut 	u8	guaranteed_read_cont;
132d718a26bSMarek Vasut 	u8	guaranteed_write;
133d718a26bSMarek Vasut 	u8	guaranteed_write_wait0;
134d718a26bSMarek Vasut 	u8	guaranteed_write_wait1;
135d718a26bSMarek Vasut 	u8	guaranteed_write_wait2;
136d718a26bSMarek Vasut 	u8	guaranteed_write_wait3;
137d718a26bSMarek Vasut 	u8	idle;
138d718a26bSMarek Vasut 	u8	idle_loop1;
139d718a26bSMarek Vasut 	u8	idle_loop2;
140d718a26bSMarek Vasut 	u8	init_reset_0_cke_0;
141d718a26bSMarek Vasut 	u8	init_reset_1_cke_0;
142d718a26bSMarek Vasut 	u8	lfsr_wr_rd_bank_0;
143d718a26bSMarek Vasut 	u8	lfsr_wr_rd_bank_0_data;
144d718a26bSMarek Vasut 	u8	lfsr_wr_rd_bank_0_dqs;
145d718a26bSMarek Vasut 	u8	lfsr_wr_rd_bank_0_nop;
146d718a26bSMarek Vasut 	u8	lfsr_wr_rd_bank_0_wait;
147d718a26bSMarek Vasut 	u8	lfsr_wr_rd_bank_0_wl_1;
148d718a26bSMarek Vasut 	u8	lfsr_wr_rd_dm_bank_0;
149d718a26bSMarek Vasut 	u8	lfsr_wr_rd_dm_bank_0_data;
150d718a26bSMarek Vasut 	u8	lfsr_wr_rd_dm_bank_0_dqs;
151d718a26bSMarek Vasut 	u8	lfsr_wr_rd_dm_bank_0_nop;
152d718a26bSMarek Vasut 	u8	lfsr_wr_rd_dm_bank_0_wait;
153d718a26bSMarek Vasut 	u8	lfsr_wr_rd_dm_bank_0_wl_1;
154d718a26bSMarek Vasut 	u8	mrs0_dll_reset;
155d718a26bSMarek Vasut 	u8	mrs0_dll_reset_mirr;
156d718a26bSMarek Vasut 	u8	mrs0_user;
157d718a26bSMarek Vasut 	u8	mrs0_user_mirr;
158d718a26bSMarek Vasut 	u8	mrs1;
159d718a26bSMarek Vasut 	u8	mrs1_mirr;
160d718a26bSMarek Vasut 	u8	mrs2;
161d718a26bSMarek Vasut 	u8	mrs2_mirr;
162d718a26bSMarek Vasut 	u8	mrs3;
163d718a26bSMarek Vasut 	u8	mrs3_mirr;
164d718a26bSMarek Vasut 	u8	precharge_all;
165d718a26bSMarek Vasut 	u8	read_b2b;
166d718a26bSMarek Vasut 	u8	read_b2b_wait1;
167d718a26bSMarek Vasut 	u8	read_b2b_wait2;
168d718a26bSMarek Vasut 	u8	refresh_all;
169d718a26bSMarek Vasut 	u8	rreturn;
170d718a26bSMarek Vasut 	u8	sgle_read;
171d718a26bSMarek Vasut 	u8	zqcl;
172d718a26bSMarek Vasut 
173d718a26bSMarek Vasut 	u8	true_mem_data_mask_width;
174d718a26bSMarek Vasut 	u8	mem_address_mirroring;
175d718a26bSMarek Vasut 	u8	mem_data_mask_width;
176d718a26bSMarek Vasut 	u8	mem_data_width;
177d718a26bSMarek Vasut 	u8	mem_dq_per_read_dqs;
178d718a26bSMarek Vasut 	u8	mem_dq_per_write_dqs;
179d718a26bSMarek Vasut 	u8	mem_if_read_dqs_width;
180d718a26bSMarek Vasut 	u8	mem_if_write_dqs_width;
181d718a26bSMarek Vasut 	u8	mem_number_of_cs_per_dimm;
182d718a26bSMarek Vasut 	u8	mem_number_of_ranks;
183d718a26bSMarek Vasut 	u8	mem_virtual_groups_per_read_dqs;
184d718a26bSMarek Vasut 	u8	mem_virtual_groups_per_write_dqs;
185d718a26bSMarek Vasut };
186d718a26bSMarek Vasut 
18710c14261SMarek Vasut struct socfpga_sdram_io_config {
18810c14261SMarek Vasut 	u16	delay_per_opa_tap;
18910c14261SMarek Vasut 	u8	delay_per_dchain_tap;
19010c14261SMarek Vasut 	u8	delay_per_dqs_en_dchain_tap;
19110c14261SMarek Vasut 	u8	dll_chain_length;
19210c14261SMarek Vasut 	u8	dqdqs_out_phase_max;
19310c14261SMarek Vasut 	u8	dqs_en_delay_max;
19410c14261SMarek Vasut 	u8	dqs_en_delay_offset;
19510c14261SMarek Vasut 	u8	dqs_en_phase_max;
19610c14261SMarek Vasut 	u8	dqs_in_delay_max;
19710c14261SMarek Vasut 	u8	dqs_in_reserve;
19810c14261SMarek Vasut 	u8	dqs_out_reserve;
19910c14261SMarek Vasut 	u8	io_in_delay_max;
20010c14261SMarek Vasut 	u8	io_out1_delay_max;
20110c14261SMarek Vasut 	u8	io_out2_delay_max;
20210c14261SMarek Vasut 	u8	shift_dqs_en_when_shift_dqs;
20310c14261SMarek Vasut };
20410c14261SMarek Vasut 
205042ff2d0SMarek Vasut struct socfpga_sdram_misc_config {
206042ff2d0SMarek Vasut 	u32	reg_file_init_seq_signature;
207042ff2d0SMarek Vasut 	u8	afi_rate_ratio;
208042ff2d0SMarek Vasut 	u8	calib_lfifo_offset;
209042ff2d0SMarek Vasut 	u8	calib_vfifo_offset;
210042ff2d0SMarek Vasut 	u8	enable_super_quick_calibration;
211042ff2d0SMarek Vasut 	u8	max_latency_count_width;
212042ff2d0SMarek Vasut 	u8	read_valid_fifo_size;
213042ff2d0SMarek Vasut 	u8	tinit_cntr0_val;
214042ff2d0SMarek Vasut 	u8	tinit_cntr1_val;
215042ff2d0SMarek Vasut 	u8	tinit_cntr2_val;
216042ff2d0SMarek Vasut 	u8	treset_cntr0_val;
217042ff2d0SMarek Vasut 	u8	treset_cntr1_val;
218042ff2d0SMarek Vasut 	u8	treset_cntr2_val;
219042ff2d0SMarek Vasut };
220042ff2d0SMarek Vasut 
2219bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_NODMPINS_LSB 23
2229bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_NODMPINS_MASK 0x00800000
2239bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_DQSTRKEN_LSB 22
2249bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_DQSTRKEN_MASK 0x00400000
2259bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_STARVELIMIT_LSB 16
2269bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_STARVELIMIT_MASK 0x003f0000
2279bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_REORDEREN_LSB 15
2289bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_REORDEREN_MASK 0x00008000
2299bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_ECCCORREN_LSB 11
2309bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_ECCCORREN_MASK 0x00000800
2319bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_ECCEN_LSB 10
2329bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_ECCEN_MASK 0x00000400
2339bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB 8
2349bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK 0x00000300
2359bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_MEMBL_LSB 3
2369bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_MEMBL_MASK 0x000000f8
2379bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_MEMTYPE_LSB 0
2389bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLCFG_MEMTYPE_MASK 0x00000007
2399bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::dramtiming1                            */
2409bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TRFC_LSB 24
2419bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TRFC_MASK 0xff000000
2429bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TFAW_LSB 18
2439bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TFAW_MASK 0x00fc0000
2449bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TRRD_LSB 14
2459bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TRRD_MASK 0x0003c000
2469bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TCL_LSB 9
2479bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TCL_MASK 0x00003e00
2489bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TAL_LSB 4
2499bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TAL_MASK 0x000001f0
2509bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TCWL_LSB 0
2519bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING1_TCWL_MASK 0x0000000f
2529bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::dramtiming2                            */
2539bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TWTR_LSB 25
2549bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TWTR_MASK 0x1e000000
2559bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TWR_LSB 21
2569bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TWR_MASK 0x01e00000
2579bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TRP_LSB 17
2589bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TRP_MASK 0x001e0000
2599bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TRCD_LSB 13
2609bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TRCD_MASK 0x0001e000
2619bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TREFI_LSB 0
2629bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING2_TREFI_MASK 0x00001fff
2639bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::dramtiming3                            */
2649bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TCCD_LSB 19
2659bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TCCD_MASK 0x00780000
2669bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TMRD_LSB 15
2679bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TMRD_MASK 0x00078000
2689bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TRC_LSB 9
2699bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TRC_MASK 0x00007e00
2709bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TRAS_LSB 4
2719bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TRAS_MASK 0x000001f0
2729bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TRTP_LSB 0
2739bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING3_TRTP_MASK 0x0000000f
2749bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::dramtiming4                            */
2759bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING4_MINPWRSAVECYCLES_LSB 20
2769bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING4_MINPWRSAVECYCLES_MASK 0x00f00000
2779bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_LSB 10
2789bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_MASK 0x000ffc00
2799bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_LSB 0
2809bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_MASK 0x000003ff
2819bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::lowpwrtiming                           */
2829bbd2132SDinh Nguyen #define SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_LSB 16
2839bbd2132SDinh Nguyen #define SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_MASK 0x000f0000
2849bbd2132SDinh Nguyen #define SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_LSB 0
2859bbd2132SDinh Nguyen #define SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_MASK 0x0000ffff
2869bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::dramaddrw                              */
2879bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB 13
2889bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK 0x0000e000
2899bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB 10
2909bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK 0x00001c00
2919bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB 5
2929bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK 0x000003e0
2939bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB 0
2949bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK 0x0000001f
2959bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::dramifwidth                            */
2969bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_LSB 0
2979bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_MASK 0x000000ff
2989bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::dramdevwidth                           */
2999bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_LSB 0
3009bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_MASK 0x0000000f
3019bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::dramintr                               */
3029bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMINTR_INTREN_LSB 0
3039bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMINTR_INTREN_MASK 0x00000001
3049bbd2132SDinh Nguyen #define SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_LSB 4
3059bbd2132SDinh Nguyen #define SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_MASK 0x00000030
3069bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::staticcfg                              */
3079bbd2132SDinh Nguyen #define SDR_CTRLGRP_STATICCFG_APPLYCFG_LSB 3
3089bbd2132SDinh Nguyen #define SDR_CTRLGRP_STATICCFG_APPLYCFG_MASK 0x00000008
3099bbd2132SDinh Nguyen #define SDR_CTRLGRP_STATICCFG_USEECCASDATA_LSB 2
3109bbd2132SDinh Nguyen #define SDR_CTRLGRP_STATICCFG_USEECCASDATA_MASK 0x00000004
3119bbd2132SDinh Nguyen #define SDR_CTRLGRP_STATICCFG_MEMBL_LSB 0
3129bbd2132SDinh Nguyen #define SDR_CTRLGRP_STATICCFG_MEMBL_MASK 0x00000003
3139bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::ctrlwidth                              */
3149bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_LSB 0
3159bbd2132SDinh Nguyen #define SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_MASK 0x00000003
3169bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::cportwidth                             */
3179bbd2132SDinh Nguyen #define SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_LSB 0
3189bbd2132SDinh Nguyen #define SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_MASK 0x000fffff
3199bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::cportwmap                              */
3209bbd2132SDinh Nguyen #define SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_LSB 0
3219bbd2132SDinh Nguyen #define SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_MASK 0x3fffffff
3229bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::cportrmap                              */
3239bbd2132SDinh Nguyen #define SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_LSB 0
3249bbd2132SDinh Nguyen #define SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_MASK 0x3fffffff
3259bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::rfifocmap                              */
3269bbd2132SDinh Nguyen #define SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_LSB 0
3279bbd2132SDinh Nguyen #define SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_MASK 0x00ffffff
3289bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::wfifocmap                              */
3299bbd2132SDinh Nguyen #define SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_LSB 0
3309bbd2132SDinh Nguyen #define SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_MASK 0x00ffffff
3319bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::cportrdwr                              */
3329bbd2132SDinh Nguyen #define SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_LSB 0
3339bbd2132SDinh Nguyen #define SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_MASK 0x000fffff
3349bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::portcfg                                */
3359bbd2132SDinh Nguyen #define SDR_CTRLGRP_PORTCFG_AUTOPCHEN_LSB 10
3369bbd2132SDinh Nguyen #define SDR_CTRLGRP_PORTCFG_AUTOPCHEN_MASK 0x000ffc00
3379bbd2132SDinh Nguyen #define SDR_CTRLGRP_PORTCFG_PORTPROTOCOL_LSB 0
3389bbd2132SDinh Nguyen #define SDR_CTRLGRP_PORTCFG_PORTPROTOCOL_MASK 0x000003ff
3399bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::fifocfg                                */
3409bbd2132SDinh Nguyen #define SDR_CTRLGRP_FIFOCFG_INCSYNC_LSB 10
3419bbd2132SDinh Nguyen #define SDR_CTRLGRP_FIFOCFG_INCSYNC_MASK 0x00000400
3429bbd2132SDinh Nguyen #define SDR_CTRLGRP_FIFOCFG_SYNCMODE_LSB 0
3439bbd2132SDinh Nguyen #define SDR_CTRLGRP_FIFOCFG_SYNCMODE_MASK 0x000003ff
3449bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mppriority                             */
3459bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_LSB 0
3469bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_MASK 0x3fffffff
3479bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mpweight::mpweight_0                   */
3489bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_LSB 0
3499bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_MASK 0xffffffff
3509bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mpweight::mpweight_1                   */
3519bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_LSB 18
3529bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_MASK 0xfffc0000
3539bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_LSB 0
3549bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_MASK 0x0003ffff
3559bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mpweight::mpweight_2                   */
3569bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_LSB 0
3579bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_MASK 0xffffffff
3589bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mpweight::mpweight_3                   */
3599bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_LSB 0
3609bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_MASK 0x0003ffff
3619bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mppacing::mppacing_0                   */
3629bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_LSB 0
3639bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_MASK 0xffffffff
3649bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mppacing::mppacing_1                   */
3659bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_LSB 28
3669bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_MASK 0xf0000000
3679bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_LSB 0
3689bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_MASK 0x0fffffff
3699bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mppacing::mppacing_2                   */
3709bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_LSB 0
3719bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_MASK 0xffffffff
3729bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mppacing::mppacing_3                   */
3739bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_LSB 0
3749bbd2132SDinh Nguyen #define SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_MASK 0x00ffffff
3759bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_0       */
3769bbd2132SDinh Nguyen #define \
3779bbd2132SDinh Nguyen SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_LSB 0
3789bbd2132SDinh Nguyen #define  \
3799bbd2132SDinh Nguyen SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_MASK \
3809bbd2132SDinh Nguyen 0xffffffff
3819bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_1       */
3829bbd2132SDinh Nguyen #define \
3839bbd2132SDinh Nguyen SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_LSB 0
3849bbd2132SDinh Nguyen #define \
3859bbd2132SDinh Nguyen SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_MASK \
3869bbd2132SDinh Nguyen 0xffffffff
3879bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_2       */
3889bbd2132SDinh Nguyen #define \
3899bbd2132SDinh Nguyen SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_LSB 0
3909bbd2132SDinh Nguyen #define \
3919bbd2132SDinh Nguyen SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_MASK \
3929bbd2132SDinh Nguyen 0x0000ffff
3939bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::remappriority                          */
3949bbd2132SDinh Nguyen #define SDR_CTRLGRP_REMAPPRIORITY_PRIORITYREMAP_LSB 0
3959bbd2132SDinh Nguyen #define SDR_CTRLGRP_REMAPPRIORITY_PRIORITYREMAP_MASK 0x000000ff
3969bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_0                     */
3979bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_LSB 12
3989bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH 20
3999bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(x) \
4009bbd2132SDinh Nguyen  (((x) << 12) & 0xfffff000)
4019bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(x) \
4029bbd2132SDinh Nguyen  (((x) << 10) & 0x00000c00)
4039bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(x) \
4049bbd2132SDinh Nguyen  (((x) << 6) & 0x000000c0)
4059bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(x) \
4069bbd2132SDinh Nguyen  (((x) << 8) & 0x00000100)
4079bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(x) \
4089bbd2132SDinh Nguyen  (((x) << 9) & 0x00000200)
4099bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(x) \
4109bbd2132SDinh Nguyen  (((x) << 4) & 0x00000030)
4119bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(x) \
4129bbd2132SDinh Nguyen  (((x) << 2) & 0x0000000c)
4139bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(x) \
4149bbd2132SDinh Nguyen  (((x) << 0) & 0x00000003)
4159bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_1                     */
4169bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH 20
4179bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(x) \
4189bbd2132SDinh Nguyen  (((x) << 12) & 0xfffff000)
4199bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(x) \
4209bbd2132SDinh Nguyen  (((x) << 0) & 0x00000fff)
4219bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_2                     */
4229bbd2132SDinh Nguyen #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(x) \
4239bbd2132SDinh Nguyen  (((x) << 0) & 0x00000fff)
4249bbd2132SDinh Nguyen /* Register template: sdr::ctrlgrp::dramodt                                */
4259bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMODT_READ_LSB 4
4269bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMODT_READ_MASK 0x000000f0
4279bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMODT_WRITE_LSB 0
4289bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMODT_WRITE_MASK 0x0000000f
4299bbd2132SDinh Nguyen /* Field instance: sdr::ctrlgrp::dramsts                                   */
4309bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMSTS_DBEERR_MASK 0x00000008
4319bbd2132SDinh Nguyen #define SDR_CTRLGRP_DRAMSTS_SBEERR_MASK 0x00000004
432*89a54abfSChin Liang See /* Register template: sdr::ctrlgrp::extratime1                             */
433*89a54abfSChin Liang See #define SDR_CTRLGRP_EXTRATIME1_RD_TO_WR_LSB 20
434*89a54abfSChin Liang See #define SDR_CTRLGRP_EXTRATIME1_RD_TO_WR_BC_LSB 24
435*89a54abfSChin Liang See #define SDR_CTRLGRP_EXTRATIME1_RD_TO_WR_DIFF_LSB 28
4369bbd2132SDinh Nguyen 
4379bbd2132SDinh Nguyen /* SDRAM width macro for configuration with ECC */
4389bbd2132SDinh Nguyen #define SDRAM_WIDTH_32BIT_WITH_ECC	40
4399bbd2132SDinh Nguyen #define SDRAM_WIDTH_16BIT_WITH_ECC	24
4409bbd2132SDinh Nguyen 
4419bbd2132SDinh Nguyen #endif
4429bbd2132SDinh Nguyen #endif /* _SDRAM_H_ */
443