108592136SMateusz Kulikowski /*
208592136SMateusz Kulikowski * Clock drivers for Qualcomm APQ8016
308592136SMateusz Kulikowski *
408592136SMateusz Kulikowski * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
508592136SMateusz Kulikowski *
608592136SMateusz Kulikowski * Based on Little Kernel driver, simplified
708592136SMateusz Kulikowski *
808592136SMateusz Kulikowski * SPDX-License-Identifier: BSD-3-Clause
908592136SMateusz Kulikowski */
1008592136SMateusz Kulikowski
1108592136SMateusz Kulikowski #include <common.h>
12135aa950SStephen Warren #include <clk-uclass.h>
1308592136SMateusz Kulikowski #include <dm.h>
1408592136SMateusz Kulikowski #include <errno.h>
1508592136SMateusz Kulikowski #include <asm/io.h>
1608592136SMateusz Kulikowski #include <linux/bitops.h>
1708592136SMateusz Kulikowski
1808592136SMateusz Kulikowski /* GPLL0 clock control registers */
1908592136SMateusz Kulikowski #define GPLL0_STATUS 0x2101C
2008592136SMateusz Kulikowski #define GPLL0_STATUS_ACTIVE BIT(17)
2108592136SMateusz Kulikowski
2208592136SMateusz Kulikowski #define APCS_GPLL_ENA_VOTE 0x45000
2308592136SMateusz Kulikowski #define APCS_GPLL_ENA_VOTE_GPLL0 BIT(0)
2408592136SMateusz Kulikowski
2508592136SMateusz Kulikowski /* vote reg for blsp1 clock */
2608592136SMateusz Kulikowski #define APCS_CLOCK_BRANCH_ENA_VOTE 0x45004
2708592136SMateusz Kulikowski #define APCS_CLOCK_BRANCH_ENA_VOTE_BLSP1 BIT(10)
2808592136SMateusz Kulikowski
2908592136SMateusz Kulikowski /* SDC(n) clock control registers; n=1,2 */
3008592136SMateusz Kulikowski
3108592136SMateusz Kulikowski /* block control register */
3208592136SMateusz Kulikowski #define SDCC_BCR(n) ((n * 0x1000) + 0x41000)
3308592136SMateusz Kulikowski /* cmd */
3408592136SMateusz Kulikowski #define SDCC_CMD_RCGR(n) ((n * 0x1000) + 0x41004)
3508592136SMateusz Kulikowski /* cfg */
3608592136SMateusz Kulikowski #define SDCC_CFG_RCGR(n) ((n * 0x1000) + 0x41008)
3708592136SMateusz Kulikowski /* m */
3808592136SMateusz Kulikowski #define SDCC_M(n) ((n * 0x1000) + 0x4100C)
3908592136SMateusz Kulikowski /* n */
4008592136SMateusz Kulikowski #define SDCC_N(n) ((n * 0x1000) + 0x41010)
4108592136SMateusz Kulikowski /* d */
4208592136SMateusz Kulikowski #define SDCC_D(n) ((n * 0x1000) + 0x41014)
4308592136SMateusz Kulikowski /* branch control */
4408592136SMateusz Kulikowski #define SDCC_APPS_CBCR(n) ((n * 0x1000) + 0x41018)
4508592136SMateusz Kulikowski #define SDCC_AHB_CBCR(n) ((n * 0x1000) + 0x4101C)
4608592136SMateusz Kulikowski
4708592136SMateusz Kulikowski /* BLSP1 AHB clock (root clock for BLSP) */
4808592136SMateusz Kulikowski #define BLSP1_AHB_CBCR 0x1008
4908592136SMateusz Kulikowski
5008592136SMateusz Kulikowski /* Uart clock control registers */
5108592136SMateusz Kulikowski #define BLSP1_UART2_BCR 0x3028
5208592136SMateusz Kulikowski #define BLSP1_UART2_APPS_CBCR 0x302C
5308592136SMateusz Kulikowski #define BLSP1_UART2_APPS_CMD_RCGR 0x3034
5408592136SMateusz Kulikowski #define BLSP1_UART2_APPS_CFG_RCGR 0x3038
5508592136SMateusz Kulikowski #define BLSP1_UART2_APPS_M 0x303C
5608592136SMateusz Kulikowski #define BLSP1_UART2_APPS_N 0x3040
5708592136SMateusz Kulikowski #define BLSP1_UART2_APPS_D 0x3044
5808592136SMateusz Kulikowski
5908592136SMateusz Kulikowski /* CBCR register fields */
6008592136SMateusz Kulikowski #define CBCR_BRANCH_ENABLE_BIT BIT(0)
6108592136SMateusz Kulikowski #define CBCR_BRANCH_OFF_BIT BIT(31)
6208592136SMateusz Kulikowski
6308592136SMateusz Kulikowski struct msm_clk_priv {
6408592136SMateusz Kulikowski phys_addr_t base;
6508592136SMateusz Kulikowski };
6608592136SMateusz Kulikowski
6708592136SMateusz Kulikowski /* Enable clock controlled by CBC soft macro */
clk_enable_cbc(phys_addr_t cbcr)6808592136SMateusz Kulikowski static void clk_enable_cbc(phys_addr_t cbcr)
6908592136SMateusz Kulikowski {
7008592136SMateusz Kulikowski setbits_le32(cbcr, CBCR_BRANCH_ENABLE_BIT);
7108592136SMateusz Kulikowski
7208592136SMateusz Kulikowski while (readl(cbcr) & CBCR_BRANCH_OFF_BIT)
7308592136SMateusz Kulikowski ;
7408592136SMateusz Kulikowski }
7508592136SMateusz Kulikowski
7608592136SMateusz Kulikowski /* clock has 800MHz */
clk_enable_gpll0(phys_addr_t base)7708592136SMateusz Kulikowski static void clk_enable_gpll0(phys_addr_t base)
7808592136SMateusz Kulikowski {
7908592136SMateusz Kulikowski if (readl(base + GPLL0_STATUS) & GPLL0_STATUS_ACTIVE)
8008592136SMateusz Kulikowski return; /* clock already enabled */
8108592136SMateusz Kulikowski
8208592136SMateusz Kulikowski setbits_le32(base + APCS_GPLL_ENA_VOTE, APCS_GPLL_ENA_VOTE_GPLL0);
8308592136SMateusz Kulikowski
8408592136SMateusz Kulikowski while ((readl(base + GPLL0_STATUS) & GPLL0_STATUS_ACTIVE) == 0)
8508592136SMateusz Kulikowski ;
8608592136SMateusz Kulikowski }
8708592136SMateusz Kulikowski
8808592136SMateusz Kulikowski #define APPS_CMD_RGCR_UPDATE BIT(0)
8908592136SMateusz Kulikowski
9008592136SMateusz Kulikowski /* Update clock command via CMD_RGCR */
clk_bcr_update(phys_addr_t apps_cmd_rgcr)9108592136SMateusz Kulikowski static void clk_bcr_update(phys_addr_t apps_cmd_rgcr)
9208592136SMateusz Kulikowski {
9308592136SMateusz Kulikowski setbits_le32(apps_cmd_rgcr, APPS_CMD_RGCR_UPDATE);
9408592136SMateusz Kulikowski
9508592136SMateusz Kulikowski /* Wait for frequency to be updated. */
9608592136SMateusz Kulikowski while (readl(apps_cmd_rgcr) & APPS_CMD_RGCR_UPDATE)
9708592136SMateusz Kulikowski ;
9808592136SMateusz Kulikowski }
9908592136SMateusz Kulikowski
10008592136SMateusz Kulikowski struct bcr_regs {
10108592136SMateusz Kulikowski uintptr_t cfg_rcgr;
10208592136SMateusz Kulikowski uintptr_t cmd_rcgr;
10308592136SMateusz Kulikowski uintptr_t M;
10408592136SMateusz Kulikowski uintptr_t N;
10508592136SMateusz Kulikowski uintptr_t D;
10608592136SMateusz Kulikowski };
10708592136SMateusz Kulikowski
10808592136SMateusz Kulikowski /* RCGR_CFG register fields */
10908592136SMateusz Kulikowski #define CFG_MODE_DUAL_EDGE (0x2 << 12) /* Counter mode */
11008592136SMateusz Kulikowski
11108592136SMateusz Kulikowski /* sources */
11208592136SMateusz Kulikowski #define CFG_CLK_SRC_CXO (0 << 8)
11308592136SMateusz Kulikowski #define CFG_CLK_SRC_GPLL0 (1 << 8)
11408592136SMateusz Kulikowski #define CFG_CLK_SRC_MASK (7 << 8)
11508592136SMateusz Kulikowski
11608592136SMateusz Kulikowski /* Mask for supported fields */
11708592136SMateusz Kulikowski #define CFG_MASK 0x3FFF
11808592136SMateusz Kulikowski
11908592136SMateusz Kulikowski #define CFG_DIVIDER_MASK 0x1F
12008592136SMateusz Kulikowski
12108592136SMateusz Kulikowski /* root set rate for clocks with half integer and MND divider */
clk_rcg_set_rate_mnd(phys_addr_t base,const struct bcr_regs * regs,int div,int m,int n,int source)12208592136SMateusz Kulikowski static void clk_rcg_set_rate_mnd(phys_addr_t base, const struct bcr_regs *regs,
12308592136SMateusz Kulikowski int div, int m, int n, int source)
12408592136SMateusz Kulikowski {
12508592136SMateusz Kulikowski uint32_t cfg;
12608592136SMateusz Kulikowski /* M value for MND divider. */
12708592136SMateusz Kulikowski uint32_t m_val = m;
12808592136SMateusz Kulikowski /* NOT(N-M) value for MND divider. */
12908592136SMateusz Kulikowski uint32_t n_val = ~((n)-(m)) * !!(n);
13008592136SMateusz Kulikowski /* NOT 2D value for MND divider. */
13108592136SMateusz Kulikowski uint32_t d_val = ~(n);
13208592136SMateusz Kulikowski
13308592136SMateusz Kulikowski /* Program MND values */
13408592136SMateusz Kulikowski writel(m_val, base + regs->M);
13508592136SMateusz Kulikowski writel(n_val, base + regs->N);
13608592136SMateusz Kulikowski writel(d_val, base + regs->D);
13708592136SMateusz Kulikowski
13808592136SMateusz Kulikowski /* setup src select and divider */
13908592136SMateusz Kulikowski cfg = readl(base + regs->cfg_rcgr);
14008592136SMateusz Kulikowski cfg &= ~CFG_MASK;
14108592136SMateusz Kulikowski cfg |= source & CFG_CLK_SRC_MASK; /* Select clock source */
14208592136SMateusz Kulikowski
14308592136SMateusz Kulikowski /* Set the divider; HW permits fraction dividers (+0.5), but
14408592136SMateusz Kulikowski for simplicity, we will support integers only */
14508592136SMateusz Kulikowski if (div)
14608592136SMateusz Kulikowski cfg |= (2 * div - 1) & CFG_DIVIDER_MASK;
14708592136SMateusz Kulikowski
14808592136SMateusz Kulikowski if (n_val)
14908592136SMateusz Kulikowski cfg |= CFG_MODE_DUAL_EDGE;
15008592136SMateusz Kulikowski
15108592136SMateusz Kulikowski writel(cfg, base + regs->cfg_rcgr); /* Write new clock configuration */
15208592136SMateusz Kulikowski
15308592136SMateusz Kulikowski /* Inform h/w to start using the new config. */
15408592136SMateusz Kulikowski clk_bcr_update(base + regs->cmd_rcgr);
15508592136SMateusz Kulikowski }
15608592136SMateusz Kulikowski
15708592136SMateusz Kulikowski static const struct bcr_regs sdc_regs[] = {
15808592136SMateusz Kulikowski {
15908592136SMateusz Kulikowski .cfg_rcgr = SDCC_CFG_RCGR(1),
16008592136SMateusz Kulikowski .cmd_rcgr = SDCC_CMD_RCGR(1),
16108592136SMateusz Kulikowski .M = SDCC_M(1),
16208592136SMateusz Kulikowski .N = SDCC_N(1),
16308592136SMateusz Kulikowski .D = SDCC_D(1),
16408592136SMateusz Kulikowski },
16508592136SMateusz Kulikowski {
16608592136SMateusz Kulikowski .cfg_rcgr = SDCC_CFG_RCGR(2),
16708592136SMateusz Kulikowski .cmd_rcgr = SDCC_CMD_RCGR(2),
16808592136SMateusz Kulikowski .M = SDCC_M(2),
16908592136SMateusz Kulikowski .N = SDCC_N(2),
17008592136SMateusz Kulikowski .D = SDCC_D(2),
17108592136SMateusz Kulikowski }
17208592136SMateusz Kulikowski };
17308592136SMateusz Kulikowski
17408592136SMateusz Kulikowski /* Init clock for SDHCI controller */
clk_init_sdc(struct msm_clk_priv * priv,int slot,uint rate)17508592136SMateusz Kulikowski static int clk_init_sdc(struct msm_clk_priv *priv, int slot, uint rate)
17608592136SMateusz Kulikowski {
17708592136SMateusz Kulikowski int div = 8; /* 100MHz default */
17808592136SMateusz Kulikowski
17908592136SMateusz Kulikowski if (rate == 200000000)
18008592136SMateusz Kulikowski div = 4;
18108592136SMateusz Kulikowski
18208592136SMateusz Kulikowski clk_enable_cbc(priv->base + SDCC_AHB_CBCR(slot));
18308592136SMateusz Kulikowski /* 800Mhz/div, gpll0 */
18408592136SMateusz Kulikowski clk_rcg_set_rate_mnd(priv->base, &sdc_regs[slot], div, 0, 0,
18508592136SMateusz Kulikowski CFG_CLK_SRC_GPLL0);
18608592136SMateusz Kulikowski clk_enable_gpll0(priv->base);
18708592136SMateusz Kulikowski clk_enable_cbc(priv->base + SDCC_APPS_CBCR(slot));
18808592136SMateusz Kulikowski
18908592136SMateusz Kulikowski return rate;
19008592136SMateusz Kulikowski }
19108592136SMateusz Kulikowski
19208592136SMateusz Kulikowski static const struct bcr_regs uart2_regs = {
19308592136SMateusz Kulikowski .cfg_rcgr = BLSP1_UART2_APPS_CFG_RCGR,
19408592136SMateusz Kulikowski .cmd_rcgr = BLSP1_UART2_APPS_CMD_RCGR,
19508592136SMateusz Kulikowski .M = BLSP1_UART2_APPS_M,
19608592136SMateusz Kulikowski .N = BLSP1_UART2_APPS_N,
19708592136SMateusz Kulikowski .D = BLSP1_UART2_APPS_D,
19808592136SMateusz Kulikowski };
19908592136SMateusz Kulikowski
20008592136SMateusz Kulikowski /* Init UART clock, 115200 */
clk_init_uart(struct msm_clk_priv * priv)20108592136SMateusz Kulikowski static int clk_init_uart(struct msm_clk_priv *priv)
20208592136SMateusz Kulikowski {
20308592136SMateusz Kulikowski /* Enable iface clk */
20408592136SMateusz Kulikowski clk_enable_cbc(priv->base + BLSP1_AHB_CBCR);
20508592136SMateusz Kulikowski /* 7372800 uart block clock @ GPLL0 */
20608592136SMateusz Kulikowski clk_rcg_set_rate_mnd(priv->base, &uart2_regs, 1, 144, 15625,
20708592136SMateusz Kulikowski CFG_CLK_SRC_GPLL0);
20808592136SMateusz Kulikowski clk_enable_gpll0(priv->base);
20908592136SMateusz Kulikowski /* Enable core clk */
21008592136SMateusz Kulikowski clk_enable_cbc(priv->base + BLSP1_UART2_APPS_CBCR);
21108592136SMateusz Kulikowski
21208592136SMateusz Kulikowski return 0;
21308592136SMateusz Kulikowski }
21408592136SMateusz Kulikowski
msm_set_rate(struct clk * clk,ulong rate)215135aa950SStephen Warren ulong msm_set_rate(struct clk *clk, ulong rate)
21608592136SMateusz Kulikowski {
217135aa950SStephen Warren struct msm_clk_priv *priv = dev_get_priv(clk->dev);
21808592136SMateusz Kulikowski
219135aa950SStephen Warren switch (clk->id) {
22008592136SMateusz Kulikowski case 0: /* SDC1 */
22108592136SMateusz Kulikowski return clk_init_sdc(priv, 0, rate);
22208592136SMateusz Kulikowski break;
22308592136SMateusz Kulikowski case 1: /* SDC2 */
22408592136SMateusz Kulikowski return clk_init_sdc(priv, 1, rate);
22508592136SMateusz Kulikowski break;
22608592136SMateusz Kulikowski case 4: /* UART2 */
22708592136SMateusz Kulikowski return clk_init_uart(priv);
22808592136SMateusz Kulikowski break;
22908592136SMateusz Kulikowski default:
23008592136SMateusz Kulikowski return 0;
23108592136SMateusz Kulikowski }
23208592136SMateusz Kulikowski }
23308592136SMateusz Kulikowski
msm_clk_probe(struct udevice * dev)23408592136SMateusz Kulikowski static int msm_clk_probe(struct udevice *dev)
23508592136SMateusz Kulikowski {
23608592136SMateusz Kulikowski struct msm_clk_priv *priv = dev_get_priv(dev);
23708592136SMateusz Kulikowski
238*a821c4afSSimon Glass priv->base = devfdt_get_addr(dev);
23908592136SMateusz Kulikowski if (priv->base == FDT_ADDR_T_NONE)
24008592136SMateusz Kulikowski return -EINVAL;
24108592136SMateusz Kulikowski
24208592136SMateusz Kulikowski return 0;
24308592136SMateusz Kulikowski }
24408592136SMateusz Kulikowski
24508592136SMateusz Kulikowski static struct clk_ops msm_clk_ops = {
246135aa950SStephen Warren .set_rate = msm_set_rate,
24708592136SMateusz Kulikowski };
24808592136SMateusz Kulikowski
24908592136SMateusz Kulikowski static const struct udevice_id msm_clk_ids[] = {
25008592136SMateusz Kulikowski { .compatible = "qcom,gcc-msm8916" },
25108592136SMateusz Kulikowski { .compatible = "qcom,gcc-apq8016" },
25208592136SMateusz Kulikowski { }
25308592136SMateusz Kulikowski };
25408592136SMateusz Kulikowski
25508592136SMateusz Kulikowski U_BOOT_DRIVER(clk_msm) = {
25608592136SMateusz Kulikowski .name = "clk_msm",
25708592136SMateusz Kulikowski .id = UCLASS_CLK,
25808592136SMateusz Kulikowski .of_match = msm_clk_ids,
25908592136SMateusz Kulikowski .ops = &msm_clk_ops,
26008592136SMateusz Kulikowski .priv_auto_alloc_size = sizeof(struct msm_clk_priv),
26108592136SMateusz Kulikowski .probe = msm_clk_probe,
26208592136SMateusz Kulikowski };
263