1if ARCH_ROCKCHIP 2 3config ROCKCHIP_PX30 4 bool "Support Rockchip PX30" 5 select ARM64 6 select GICV2 7 select ARM_SMCCC 8 select SUPPORT_SPL 9 select SUPPORT_TPL 10 select SPL 11 select TPL 12 select TPL_TINY_FRAMEWORK if TPL 13 14 imply SPL_SERIAL_SUPPORT 15 imply TPL_SERIAL_SUPPORT 16 select DEBUG_UART_BOARD_INIT 17 help 18 The Rockchip PX30 is a ARM-based SoC with a quad-core Cortex-A35 19 including NEON and GPU, Mali-400 graphics, several DDR3 options 20 and video codec support. Peripherals include Gigabit Ethernet, 21 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs. 22 23if ROCKCHIP_PX30 24 25config TPL_LDSCRIPT 26 default "arch/arm/mach-rockchip/u-boot-tpl-v8.lds" 27 28config TPL_TEXT_BASE 29 default 0xff0e1000 30 31config TPL_MAX_SIZE 32 default 10240 33 34config ROCKCHIP_RK3326 35 bool "Support Rockchip RK3326 " 36 help 37 RK3326 can use most code from PX30, but at some situations we have 38 to distinguish between RK3326 and PX30, so this macro gives help. 39 It is usually selected in rk3326 board defconfig. 40endif 41 42config ROCKCHIP_RK3036 43 bool "Support Rockchip RK3036" 44 select CPU_V7 45 select SUPPORT_SPL 46 select SUPPORT_TPL 47 select SPL 48 select TPL 49 select BOARD_LATE_INIT 50 select ROCKCHIP_BROM_HELPER 51 select TPL_NEEDS_SEPARATE_TEXT_BASE if TPL 52 select TPL_NEEDS_SEPARATE_STACK if TPL 53 select DEBUG_UART_BOARD_INIT 54 select ARM_SMCCC 55 help 56 The Rockchip RK3036 is a ARM-based SoC with a dual-core Cortex-A7 57 including NEON and GPU, Mali-400 graphics, several DDR3 options 58 and video codec support. Peripherals include Gigabit Ethernet, 59 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs. 60 61config ROCKCHIP_RK3128 62 bool "Support Rockchip RK3128" 63 select CPU_V7 64 select GICV2 65 select ARM_SMCCC 66 help 67 The Rockchip RK3128 is a ARM-based SoC with a quad-core Cortex-A7 68 including NEON and GPU, Mali-400 graphics, several DDR3 options 69 and video codec support. Peripherals include Gigabit Ethernet, 70 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs. 71 72if ROCKCHIP_RK3128 73 74config ROCKCHIP_RK3126 75 bool "Support Rockchip RK3126 " 76 help 77 RK3126 can use most code from RK3128, but at some situations we have 78 to distinguish between RK3126 and RK3128, so this macro gives help. 79 It is usually selected in rk3126 board defconfig. 80 81config ROCKCHIP_PX3SE 82 bool "Support Rockchip PX3SE" 83 help 84 PX3SE is a variant of RK3128, it shares codes with RK3128, but we still 85 need this macro to distinguish PX3SE and RK3128. 86endif 87 88config ROCKCHIP_RK3066 89 bool "Support Rockchip RK3066" 90 select CPU_V7 91 select SUPPORT_SPL 92 select SUPPORT_TPL 93 select SPL 94 select TPL 95 select BOARD_LATE_INIT 96 select ROCKCHIP_BROM_HELPER 97 select SPL_ROCKCHIP_EARLYRETURN_TO_BROM 98 help 99 The Rockchip RK3066 is a ARM-based SoC with a dual-core Cortex-A9 100 including NEON and GPU, Mali-400 graphics, several DDR3 options 101 and video codec support. Peripherals include ethernet, USB2 host 102 and OTG, SDIO, I2S, UART, SPI, I2C and PWMs. 103 104config ROCKCHIP_RK3188 105 bool "Support Rockchip RK3188" 106 select CPU_V7 107 select SPL_BOARD_INIT if SPL 108 select SUPPORT_SPL 109 select SPL 110 select SPL_CLK 111 select SPL_REGMAP 112 select SPL_SYSCON 113 select SPL_RAM 114 select SPL_DRIVERS_MISC_SUPPORT 115 select SPL_ROCKCHIP_EARLYRETURN_TO_BROM 116 select BOARD_LATE_INIT 117 select ROCKCHIP_BROM_HELPER 118 help 119 The Rockchip RK3188 is a ARM-based SoC with a quad-core Cortex-A9 120 including NEON and GPU, 512KB L2 cache, Mali-400 graphics, two 121 video interfaces, several memory options and video codec support. 122 Peripherals include Fast Ethernet, USB2 host and OTG, SDIO, I2S, 123 UART, SPI, I2C and PWMs. 124 125config ROCKCHIP_RK322X 126 bool "Support Rockchip RK3228/RK3229" 127 select CPU_V7 128 select SUPPORT_SPL 129 select SUPPORT_TPL 130 select SPL 131 select TPL 132 select TPL_NEEDS_SEPARATE_TEXT_BASE if SPL 133 select TPL_NEEDS_SEPARATE_STACK if TPL 134 select SPL_DRIVERS_MISC_SUPPORT 135 imply SPL_SERIAL_SUPPORT 136 imply TPL_SERIAL_SUPPORT 137 select ROCKCHIP_BROM_HELPER 138 select DEBUG_UART_BOARD_INIT 139 select TPL_LIBCOMMON_SUPPORT 140 select TPL_LIBGENERIC_SUPPORT 141 select GICV2 142 select ARM_SMCCC 143 help 144 The Rockchip RK3229 is a ARM-based SoC with a dual-core Cortex-A7 145 including NEON and GPU, Mali-400 graphics, several DDR3 options 146 and video codec support. Peripherals include Gigabit Ethernet, 147 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs. 148 149if ROCKCHIP_RK322X 150 151config ROCKCHIP_RK3128X 152 bool "Support Rockchip RK3128X " 153 help 154 RK3128X can use most code from RK322X, but at some situations we have 155 to distinguish between RK3128X and RK322X, so this macro gives help. 156 It is usually selected in RK3128X board defconfig. 157endif 158 159config ROCKCHIP_RK3288 160 bool "Support Rockchip RK3288" 161 select CPU_V7 162 select SPL_BOARD_INIT if SPL 163 select SUPPORT_SPL 164 select SPL 165 select GICV2 166 select ARM_SMCCC 167 help 168 The Rockchip RK3288 is a ARM-based SoC with a quad-core Cortex-A17 169 including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two 170 video interfaces supporting HDMI and eDP, several DDR3 options 171 and video codec support. Peripherals include Gigabit Ethernet, 172 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs. 173 174config ROCKCHIP_RK3308 175 bool "Support Rockchip RK3308" 176 select ARM64 if !ARM64_BOOT_AARCH32 177 select DEBUG_UART_BOARD_INIT 178 select ARM_SMCCC 179 help 180 The Rockchip RK3308 is a ARM-based Soc which embeded with quad 181 Cortex-A35 and highly integrated audio interfaces. 182 183config ROCKCHIP_RK3328 184 bool "Support Rockchip RK3328" 185 select ARM64 186 select GICV2 187 select SUPPORT_SPL 188 select SUPPORT_TPL 189 select SPL 190 select TPL 191 select TPL_NEEDS_SEPARATE_TEXT_BASE if TPL 192 select TPL_NEEDS_SEPARATE_STACK if TPL 193 imply SPL_SERIAL_SUPPORT 194 imply TPL_SERIAL_SUPPORT 195 imply SPL_SEPARATE_BSS 196 select DEBUG_UART_BOARD_INIT 197 select ARM_SMCCC 198 help 199 The Rockchip RK3328 is a ARM-based SoC with a quad-core Cortex-A53. 200 including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two 201 video interfaces supporting HDMI and eDP, several DDR3 options 202 and video codec support. Peripherals include Gigabit Ethernet, 203 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs. 204 205if ROCKCHIP_RK3328 206 207config TPL_LDSCRIPT 208 default "arch/arm/mach-rockchip/u-boot-tpl-v8.lds" 209 210config TPL_TEXT_BASE 211 default 0xff091000 212 213config TPL_MAX_SIZE 214 default 28672 215 216config TPL_STACK 217 default 0xff098000 218 219endif 220 221config ROCKCHIP_RK3368 222 bool "Support Rockchip RK3368" 223 select ARM64 224 select SUPPORT_SPL 225 select SUPPORT_TPL 226 select TPL_NEEDS_SEPARATE_TEXT_BASE if SPL 227 select TPL_NEEDS_SEPARATE_STACK if TPL 228 imply SPL_SEPARATE_BSS 229 imply SPL_SERIAL_SUPPORT 230 imply TPL_SERIAL_SUPPORT 231 select DEBUG_UART_BOARD_INIT 232 select GICV2 233 select ARM_SMCCC 234 help 235 The Rockchip RK3368 is a ARM-based SoC with a octa-core (organised 236 into a big and little cluster with 4 cores each) Cortex-A53 including 237 AdvSIMD, 512KB L2 cache (for the big cluster) and 256 KB L2 cache 238 (for the little cluster), PowerVR G6110 based graphics, one video 239 output processor supporting LVDS/HDMI/eDP, several DDR3 options and 240 video codec support. 241 242 On-chip peripherals include Gigabit Ethernet, USB2 host and OTG, SDIO, 243 I2S, UARTs, SPI, I2C and PWMs. 244 245if ROCKCHIP_RK3368 246 247config TPL_LDSCRIPT 248 default "arch/arm/mach-rockchip/rk3368/u-boot-tpl.lds" 249 250config TPL_TEXT_BASE 251 default 0xff8c1000 252 253config TPL_MAX_SIZE 254 default 28672 255 256config TPL_STACK 257 default 0xff8cffff 258 259endif 260 261config ROCKCHIP_RK3399 262 bool "Support Rockchip RK3399" 263 select ARM64 264 select SUPPORT_SPL 265 select SPL 266 select SPL_SEPARATE_BSS 267 select SPL_SERIAL_SUPPORT 268 select SPL_DRIVERS_MISC_SUPPORT 269 select DEBUG_UART_BOARD_INIT 270 select GICV3 271 select BOARD_LATE_INIT 272 select ROCKCHIP_BROM_HELPER 273 select ARM_SMCCC 274 help 275 The Rockchip RK3399 is a ARM-based SoC with a dual-core Cortex-A72 276 and quad-core Cortex-A53. 277 including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two 278 video interfaces supporting HDMI and eDP, several DDR3 options 279 and video codec support. Peripherals include Gigabit Ethernet, 280 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs. 281 282config ROCKCHIP_RK1808 283 bool "Support Rockchip RK1808" 284 select ARM64 285 select ARM_SMCCC 286 select DEBUG_UART_BOARD_INIT 287 help 288 The Rockchip RK1808 is a ARM-based Soc which embedded with dual 289 Cortex-A35. 290 291config ROCKCHIP_RV1108 292 bool "Support Rockchip RV1108" 293 select CPU_V7 294 select SUPPORT_SPL 295 select SUPPORT_TPL 296 select SPL 297 select TPL 298 select BOARD_LATE_INIT 299 help 300 The Rockchip RV1108 is a ARM-based SoC with a single-core Cortex-A7 301 and a DSP. 302 303if ROCKCHIP_RV1108 304 305config TPL_LDSCRIPT 306 default "arch/arm/mach-rockchip/u-boot-tpl.lds" 307 308config TPL_TEXT_BASE 309 default 0x10080800 310 311config TPL_MAX_SIZE 312 default 6144 313 314config TPL_STACK 315 default 0x10082000 316 317endif 318 319config SPL_ROCKCHIP_BACK_TO_BROM 320 bool "SPL returns to bootrom" 321 default y if ROCKCHIP_RK3036 322 select ROCKCHIP_BROM_HELPER 323 depends on SPL 324 help 325 Rockchip SoCs have ability to load SPL & U-Boot binary. If enabled, 326 SPL will return to the boot rom, which will then load the U-Boot 327 binary to keep going on. 328 329config TPL_ROCKCHIP_BACK_TO_BROM 330 bool "TPL returns to bootrom" 331 default y if ROCKCHIP_RK3368 || ROCKCHIP_RK3328 332 select ROCKCHIP_BROM_HELPER 333 depends on TPL 334 help 335 Rockchip SoCs have ability to load SPL & U-Boot binary. If enabled, 336 SPL will return to the boot rom, which will then load the U-Boot 337 binary to keep going on. 338 339config ARM64_BOOT_AARCH32 340 bool "Support Boot an ARM64 on AArch32 execution state" 341 select CPU_V7 342 default n 343 help 344 If you want to boot an ARM64 processor on 32-bit mode, say y here. 345 346config ROCKCHIP_BOOT_MODE_REG 347 hex "Rockchip boot mode flag register address" 348 default 0xff010200 if ROCKCHIP_PX30 349 default 0x200081c8 if ROCKCHIP_RK3036 350 default 0x100a0038 if ROCKCHIP_RK3128 351 default 0x20004040 if ROCKCHIP_RK3188 352 default 0x110005c8 if ROCKCHIP_RK322X 353 default 0xff730094 if ROCKCHIP_RK3288 354 default 0xff000500 if ROCKCHIP_RK3308 355 default 0xff1005c8 if ROCKCHIP_RK3328 356 default 0xff738200 if ROCKCHIP_RK3368 357 default 0xff320300 if ROCKCHIP_RK3399 358 default 0xfe020200 if ROCKCHIP_RK1808 359 default 0x10300580 if ROCKCHIP_RV1108 360 default 0 361 help 362 The Soc will enter to different boot mode(defined in asm/arch/boot_mode.h) 363 according to the value from this register. 364 365config ROCKCHIP_STIMER_BASE 366 hex "Rockchip Secure timer base address" 367 default 0xff220020 if ROCKCHIP_PX30 368 default 0x200440a0 if ROCKCHIP_RK3036 369 default 0x2000e000 if ROCKCHIP_RK3066 370 default 0x20018020 if ROCKCHIP_RK3126 371 default 0x200440a0 if ROCKCHIP_RK3128 372 default 0x2000e000 if ROCKCHIP_RK3188 373 default 0x110d0020 if ROCKCHIP_RK322X 374 default 0xff810020 if ROCKCHIP_RK3288 375 default 0xff1d0020 if ROCKCHIP_RK3328 376 default 0xff830020 if ROCKCHIP_RK3368 377 default 0xff8680a0 if ROCKCHIP_RK3399 378 default 0x10350020 if ROCKCHIP_RV1108 379 default 0 380 help 381 The secure timer inited in SPL/TPL in secure word, ARM generic timer 382 works after this timer work. 383 384config ROCKCHIP_IRAM_START_ADDR 385 hex "Rockchip Secure timer base address" 386 default 0xff0e0000 if ROCKCHIP_PX30 387 default 0x10080000 if ROCKCHIP_RK3036 388 default 0x10080000 if ROCKCHIP_RK3128 389 default 0x10080000 if ROCKCHIP_RK3188 390 default 0x10080000 if ROCKCHIP_RK322X 391 default 0xff700000 if ROCKCHIP_RK3288 392 default 0xfff80000 if ROCKCHIP_RK3308 393 default 0xff091000 if ROCKCHIP_RK3328 394 default 0xff8c0000 if ROCKCHIP_RK3368 395 default 0xff8c0000 if ROCKCHIP_RK3399 396 default 0x10080000 if ROCKCHIP_RV1108 397 default 0 398 help 399 The IRAM start addr is to locate variant of the boot device from 400 bootrom. 401 402config ROCKCHIP_SPL_RESERVE_IRAM 403 hex "Size of IRAM reserved in SPL" 404 default 0 405 help 406 SPL may need reserve memory for firmware loaded by SPL, whose load 407 address is in IRAM and may overlay with SPL text area if not 408 reserved. 409 410config ROCKCHIP_BROM_HELPER 411 bool 412 413config SPL_ROCKCHIP_EARLYRETURN_TO_BROM 414 bool "SPL requires early-return (for RK3188-style BROM) to BROM" 415 depends on SPL && ENABLE_ARM_SOC_BOOT0_HOOK 416 help 417 Some Rockchip BROM variants (e.g. on the RK3188) load the 418 first stage in segments and enter multiple times. E.g. on 419 the RK3188, the first 1KB of the first stage are loaded 420 first and entered; after returning to the BROM, the 421 remainder of the first stage is loaded, but the BROM 422 re-enters at the same address/to the same code as previously. 423 424 This enables support code in the BOOT0 hook for the SPL stage 425 to allow multiple entries. 426 427config TPL_ROCKCHIP_EARLYRETURN_TO_BROM 428 bool "TPL requires early-return (for RK3188-style BROM) to BROM" 429 depends on TPL && ENABLE_ARM_SOC_BOOT0_HOOK 430 help 431 Some Rockchip BROM variants (e.g. on the RK3188) load the 432 first stage in segments and enter multiple times. E.g. on 433 the RK3188, the first 1KB of the first stage are loaded 434 first and entered; after returning to the BROM, the 435 remainder of the first stage is loaded, but the BROM 436 re-enters at the same address/to the same code as previously. 437 438 This enables support code in the BOOT0 hook for the TPL stage 439 to allow multiple entries. 440 441config SPL_MMC_SUPPORT 442 default y if !SPL_ROCKCHIP_BACK_TO_BROM 443 444config RKIMG_BOOTLOADER 445 bool "Support for Rockchip Image Bootloader boot flow" 446 default n 447 help 448 Rockchip use this to boot Android during development cycle and for 449 other OS, typical content kernel.img with zImage/Image, boot.img and 450 recovery.img with Ramdisk, packed with 'KNRL' header; and resource.img 451 with dtb and uboot/kernel logo bmp, vendor storage for custom info 452 like SN and MAC address. 453 454config ROCKCHIP_RESOURCE_IMAGE 455 bool "Enable support for rockchip resource image" 456 depends on RKIMG_BOOTLOADER 457 default y 458 help 459 This enables support to get dtb or logo files from 460 rockchip resource image format partition. 461 462config ROCKCHIP_VENDOR_PARTITION 463 bool "Rockchip vendor storage partition support" 464 depends on RKIMG_BOOTLOADER 465 help 466 This enable support to read/write vendor configuration data from/to 467 this partition. 468 469config USING_KERNEL_DTB 470 bool "Using dtb from Kernel/resource for U-Boot" 471 depends on RKIMG_BOOTLOADER && OF_LIVE 472 default y 473 help 474 This enable support to read dtb from resource and use it for U-Boot, 475 the uart and emmc will still using U-Boot dtb, but other devices like 476 regulator/pmic, display, usb will use dts node from kernel. 477 478config ROCKCHIP_CRC 479 bool "Rockchip CRC verify images" 480 help 481 This enable support Rockchip CRC verify images. It takes a lot of time, 482 so it is better only used for debug. 483 484config ROCKCHIP_SMCCC 485 bool "Rockchip SMCCC" 486 default y if ARM_SMCCC 487 help 488 This enable support for Rockchip SMC calls 489 490config ROCKCHIP_DEBUGGER 491 bool "Rockchip debugger" 492 depends on IRQ 493 help 494 This enable support for Rockchip debugger. Now we install a timer interrupt 495 and dump pt_regs when the timeout event trigger. This helps us to know cpu 496 state when system hang. 497 498config ROCKCHIP_CRASH_DUMP 499 bool "Rockchip crash dump registers" 500 help 501 This enable dump registers when system crash, the registers you would like 502 to dump can be added in show_regs(). 503 504config ROCKCHIP_PRELOADER_ATAGS 505 bool "Rockchip pre-loader atags" 506 default y if ARCH_ROCKCHIP 507 help 508 This enable support Rockchip atags among pre-loaders, i.e. ddr, miniloader, ATF, 509 tos, U-Boot, etc. It delivers boot and configure information, shared with pre-loaders 510 and finally ends with U-Boot. 511 512 513config GICV2 514 bool "ARM GICv2" 515 516config GICV3 517 bool "ARM GICv3" 518 519source "arch/arm/mach-rockchip/px30/Kconfig" 520source "arch/arm/mach-rockchip/rk3036/Kconfig" 521source "arch/arm/mach-rockchip/rk3066/Kconfig" 522source "arch/arm/mach-rockchip/rk3128/Kconfig" 523source "arch/arm/mach-rockchip/rk3188/Kconfig" 524source "arch/arm/mach-rockchip/rk322x/Kconfig" 525source "arch/arm/mach-rockchip/rk3288/Kconfig" 526source "arch/arm/mach-rockchip/rk3308/Kconfig" 527source "arch/arm/mach-rockchip/rk3328/Kconfig" 528source "arch/arm/mach-rockchip/rk3368/Kconfig" 529source "arch/arm/mach-rockchip/rk3399/Kconfig" 530source "arch/arm/mach-rockchip/rk1808/Kconfig" 531source "arch/arm/mach-rockchip/rv1108/Kconfig" 532endif 533