1*badbb63cSNobuhiro Iwamatsu /*
2*badbb63cSNobuhiro Iwamatsu * arch/arm/cpu/armv7/rmobile/pfc-r8a7791.c
3*badbb63cSNobuhiro Iwamatsu *
4*badbb63cSNobuhiro Iwamatsu * Copyright (C) 2013 Renesas Electronics Corporation
5*badbb63cSNobuhiro Iwamatsu *
6*badbb63cSNobuhiro Iwamatsu * SPDX-License-Identifier: GPL-2.0
7*badbb63cSNobuhiro Iwamatsu */
8*badbb63cSNobuhiro Iwamatsu
9*badbb63cSNobuhiro Iwamatsu #include <common.h>
10*badbb63cSNobuhiro Iwamatsu #include <sh_pfc.h>
11*badbb63cSNobuhiro Iwamatsu #include <asm/gpio.h>
12*badbb63cSNobuhiro Iwamatsu #include "pfc-r8a7790.h"
13*badbb63cSNobuhiro Iwamatsu
14*badbb63cSNobuhiro Iwamatsu enum {
15*badbb63cSNobuhiro Iwamatsu PINMUX_RESERVED = 0,
16*badbb63cSNobuhiro Iwamatsu
17*badbb63cSNobuhiro Iwamatsu PINMUX_DATA_BEGIN,
18*badbb63cSNobuhiro Iwamatsu GP_ALL(DATA),
19*badbb63cSNobuhiro Iwamatsu PINMUX_DATA_END,
20*badbb63cSNobuhiro Iwamatsu
21*badbb63cSNobuhiro Iwamatsu PINMUX_INPUT_BEGIN,
22*badbb63cSNobuhiro Iwamatsu GP_ALL(IN),
23*badbb63cSNobuhiro Iwamatsu PINMUX_INPUT_END,
24*badbb63cSNobuhiro Iwamatsu
25*badbb63cSNobuhiro Iwamatsu PINMUX_OUTPUT_BEGIN,
26*badbb63cSNobuhiro Iwamatsu GP_ALL(OUT),
27*badbb63cSNobuhiro Iwamatsu PINMUX_OUTPUT_END,
28*badbb63cSNobuhiro Iwamatsu
29*badbb63cSNobuhiro Iwamatsu PINMUX_FUNCTION_BEGIN,
30*badbb63cSNobuhiro Iwamatsu GP_ALL(FN),
31*badbb63cSNobuhiro Iwamatsu
32*badbb63cSNobuhiro Iwamatsu /* GPSR0 */
33*badbb63cSNobuhiro Iwamatsu FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
34*badbb63cSNobuhiro Iwamatsu FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
35*badbb63cSNobuhiro Iwamatsu FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
36*badbb63cSNobuhiro Iwamatsu FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
37*badbb63cSNobuhiro Iwamatsu FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
38*badbb63cSNobuhiro Iwamatsu FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
39*badbb63cSNobuhiro Iwamatsu
40*badbb63cSNobuhiro Iwamatsu /* GPSR1 */
41*badbb63cSNobuhiro Iwamatsu FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
42*badbb63cSNobuhiro Iwamatsu FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
43*badbb63cSNobuhiro Iwamatsu FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
44*badbb63cSNobuhiro Iwamatsu FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
45*badbb63cSNobuhiro Iwamatsu FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
46*badbb63cSNobuhiro Iwamatsu FN_IP3_21_20,
47*badbb63cSNobuhiro Iwamatsu
48*badbb63cSNobuhiro Iwamatsu /* GPSR2 */
49*badbb63cSNobuhiro Iwamatsu FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
50*badbb63cSNobuhiro Iwamatsu FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
51*badbb63cSNobuhiro Iwamatsu FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
52*badbb63cSNobuhiro Iwamatsu FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
53*badbb63cSNobuhiro Iwamatsu FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
54*badbb63cSNobuhiro Iwamatsu FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
55*badbb63cSNobuhiro Iwamatsu FN_IP6_5_3, FN_IP6_7_6,
56*badbb63cSNobuhiro Iwamatsu
57*badbb63cSNobuhiro Iwamatsu /* GPSR3 */
58*badbb63cSNobuhiro Iwamatsu FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
59*badbb63cSNobuhiro Iwamatsu FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
60*badbb63cSNobuhiro Iwamatsu FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
61*badbb63cSNobuhiro Iwamatsu FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
62*badbb63cSNobuhiro Iwamatsu FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
63*badbb63cSNobuhiro Iwamatsu FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
64*badbb63cSNobuhiro Iwamatsu FN_IP9_18_17,
65*badbb63cSNobuhiro Iwamatsu
66*badbb63cSNobuhiro Iwamatsu /* GPSR4 */
67*badbb63cSNobuhiro Iwamatsu FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
68*badbb63cSNobuhiro Iwamatsu FN_VI0_DATA0_VI0_B0, FN_VI0_DATA0_VI0_B1, FN_VI0_DATA0_VI0_B2,
69*badbb63cSNobuhiro Iwamatsu FN_IP9_28_27, FN_VI0_DATA0_VI0_B4, FN_VI0_DATA0_VI0_B5,
70*badbb63cSNobuhiro Iwamatsu FN_VI0_DATA0_VI0_B6, FN_VI0_DATA0_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
71*badbb63cSNobuhiro Iwamatsu FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
72*badbb63cSNobuhiro Iwamatsu FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
73*badbb63cSNobuhiro Iwamatsu FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
74*badbb63cSNobuhiro Iwamatsu FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
75*badbb63cSNobuhiro Iwamatsu
76*badbb63cSNobuhiro Iwamatsu /* GPSR5 */
77*badbb63cSNobuhiro Iwamatsu FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
78*badbb63cSNobuhiro Iwamatsu FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
79*badbb63cSNobuhiro Iwamatsu FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
80*badbb63cSNobuhiro Iwamatsu FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
81*badbb63cSNobuhiro Iwamatsu FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
82*badbb63cSNobuhiro Iwamatsu FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
83*badbb63cSNobuhiro Iwamatsu FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
84*badbb63cSNobuhiro Iwamatsu
85*badbb63cSNobuhiro Iwamatsu /* GPSR6 */
86*badbb63cSNobuhiro Iwamatsu FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
87*badbb63cSNobuhiro Iwamatsu FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19, FN_IP13_22, FN_IP13_24_23,
88*badbb63cSNobuhiro Iwamatsu FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
89*badbb63cSNobuhiro Iwamatsu FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
90*badbb63cSNobuhiro Iwamatsu FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
91*badbb63cSNobuhiro Iwamatsu FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
92*badbb63cSNobuhiro Iwamatsu
93*badbb63cSNobuhiro Iwamatsu /* GPSR7 */
94*badbb63cSNobuhiro Iwamatsu FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
95*badbb63cSNobuhiro Iwamatsu FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
96*badbb63cSNobuhiro Iwamatsu FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
97*badbb63cSNobuhiro Iwamatsu FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
98*badbb63cSNobuhiro Iwamatsu FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
99*badbb63cSNobuhiro Iwamatsu FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
100*badbb63cSNobuhiro Iwamatsu
101*badbb63cSNobuhiro Iwamatsu /* IPSR0 - IPSR10 */
102*badbb63cSNobuhiro Iwamatsu
103*badbb63cSNobuhiro Iwamatsu /* IPSR11 */
104*badbb63cSNobuhiro Iwamatsu FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
105*badbb63cSNobuhiro Iwamatsu FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
106*badbb63cSNobuhiro Iwamatsu FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
107*badbb63cSNobuhiro Iwamatsu FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
108*badbb63cSNobuhiro Iwamatsu FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
109*badbb63cSNobuhiro Iwamatsu FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
110*badbb63cSNobuhiro Iwamatsu FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
111*badbb63cSNobuhiro Iwamatsu FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
112*badbb63cSNobuhiro Iwamatsu FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
113*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
114*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
115*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
116*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA7, FN_AVB_MDC,
117*badbb63cSNobuhiro Iwamatsu FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C,
118*badbb63cSNobuhiro Iwamatsu FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C,
119*badbb63cSNobuhiro Iwamatsu
120*badbb63cSNobuhiro Iwamatsu /* IPSR12 */
121*badbb63cSNobuhiro Iwamatsu FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7,
122*badbb63cSNobuhiro Iwamatsu FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
123*badbb63cSNobuhiro Iwamatsu FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
124*badbb63cSNobuhiro Iwamatsu FN_SCL2_D, FN_MSIOF1_RXD_E,
125*badbb63cSNobuhiro Iwamatsu FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_SDA2_D, FN_MSIOF1_SCK_E,
126*badbb63cSNobuhiro Iwamatsu FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
127*badbb63cSNobuhiro Iwamatsu FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
128*badbb63cSNobuhiro Iwamatsu FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
129*badbb63cSNobuhiro Iwamatsu FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
130*badbb63cSNobuhiro Iwamatsu FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
131*badbb63cSNobuhiro Iwamatsu FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
132*badbb63cSNobuhiro Iwamatsu FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
133*badbb63cSNobuhiro Iwamatsu FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
134*badbb63cSNobuhiro Iwamatsu FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
135*badbb63cSNobuhiro Iwamatsu FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
136*badbb63cSNobuhiro Iwamatsu FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
137*badbb63cSNobuhiro Iwamatsu FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
138*badbb63cSNobuhiro Iwamatsu
139*badbb63cSNobuhiro Iwamatsu /* IPSR13 */
140*badbb63cSNobuhiro Iwamatsu /* MOD_SEL */
141*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
142*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
143*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
144*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
145*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
146*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI9_0, FN_SEL_SSI9_1,
147*badbb63cSNobuhiro Iwamatsu FN_SEL_SCFA_0, FN_SEL_SCFA_1,
148*badbb63cSNobuhiro Iwamatsu FN_SEL_QSP_0, FN_SEL_QSP_1,
149*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI7_0, FN_SEL_SSI7_1,
150*badbb63cSNobuhiro Iwamatsu FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
151*badbb63cSNobuhiro Iwamatsu FN_SEL_HSCIF1_4,
152*badbb63cSNobuhiro Iwamatsu FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
153*badbb63cSNobuhiro Iwamatsu FN_SEL_TMU1_0, FN_SEL_TMU1_1,
154*badbb63cSNobuhiro Iwamatsu FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
155*badbb63cSNobuhiro Iwamatsu FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
156*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
157*badbb63cSNobuhiro Iwamatsu
158*badbb63cSNobuhiro Iwamatsu /* MOD_SEL2 */
159*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
160*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF0_4,
161*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF_0, FN_SEL_SCIF_1,
162*badbb63cSNobuhiro Iwamatsu FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
163*badbb63cSNobuhiro Iwamatsu FN_SEL_CAN0_4, FN_SEL_CAN0_5,
164*badbb63cSNobuhiro Iwamatsu FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
165*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
166*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
167*badbb63cSNobuhiro Iwamatsu FN_SEL_ADG_0, FN_SEL_ADG_1,
168*badbb63cSNobuhiro Iwamatsu FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
169*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
170*badbb63cSNobuhiro Iwamatsu FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
171*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
172*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
173*badbb63cSNobuhiro Iwamatsu FN_SEL_SIM_0, FN_SEL_SIM_1,
174*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI8_0, FN_SEL_SSI8_1,
175*badbb63cSNobuhiro Iwamatsu
176*badbb63cSNobuhiro Iwamatsu /* MOD_SEL3 */
177*badbb63cSNobuhiro Iwamatsu FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
178*badbb63cSNobuhiro Iwamatsu FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
179*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2,
180*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2,
181*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2,
182*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
183*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
184*badbb63cSNobuhiro Iwamatsu FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
185*badbb63cSNobuhiro Iwamatsu FN_SEL_MMC_0, FN_SEL_MMC_1,
186*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
187*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
188*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
189*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC1_4,
190*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
191*badbb63cSNobuhiro Iwamatsu
192*badbb63cSNobuhiro Iwamatsu /* MOD_SEL4 */
193*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
194*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF1_4,
195*badbb63cSNobuhiro Iwamatsu FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
196*badbb63cSNobuhiro Iwamatsu FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
197*badbb63cSNobuhiro Iwamatsu FN_SEL_RAD_0, FN_SEL_RAD_1,
198*badbb63cSNobuhiro Iwamatsu FN_SEL_RCN_0, FN_SEL_RCN_1,
199*badbb63cSNobuhiro Iwamatsu FN_SEL_RSP_0, FN_SEL_RSP_1,
200*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
201*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF2_4,
202*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
203*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF2_4,
204*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI1_0, FN_SEL_SSI1_1,
205*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI0_0, FN_SEL_SSI0_1,
206*badbb63cSNobuhiro Iwamatsu FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
207*badbb63cSNobuhiro Iwamatsu PINMUX_FUNCTION_END,
208*badbb63cSNobuhiro Iwamatsu
209*badbb63cSNobuhiro Iwamatsu PINMUX_MARK_BEGIN,
210*badbb63cSNobuhiro Iwamatsu
211*badbb63cSNobuhiro Iwamatsu EX_CS0_N_MARK, RD_N_MARK,
212*badbb63cSNobuhiro Iwamatsu
213*badbb63cSNobuhiro Iwamatsu AUDIO_CLKA_MARK,
214*badbb63cSNobuhiro Iwamatsu
215*badbb63cSNobuhiro Iwamatsu VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA0_VI0_B1_MARK,
216*badbb63cSNobuhiro Iwamatsu VI0_DATA0_VI0_B2_MARK, VI0_DATA0_VI0_B4_MARK, VI0_DATA0_VI0_B5_MARK,
217*badbb63cSNobuhiro Iwamatsu VI0_DATA0_VI0_B6_MARK, VI0_DATA0_VI0_B7_MARK,
218*badbb63cSNobuhiro Iwamatsu
219*badbb63cSNobuhiro Iwamatsu USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK,
220*badbb63cSNobuhiro Iwamatsu
221*badbb63cSNobuhiro Iwamatsu /* IPSR0 IPSR10 */
222*badbb63cSNobuhiro Iwamatsu /* IPSR11 */
223*badbb63cSNobuhiro Iwamatsu VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK, SDA1_D_MARK,
224*badbb63cSNobuhiro Iwamatsu VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, SCL4_B_MARK,
225*badbb63cSNobuhiro Iwamatsu VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
226*badbb63cSNobuhiro Iwamatsu SDA4_B_MARK, _MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
227*badbb63cSNobuhiro Iwamatsu VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
228*badbb63cSNobuhiro Iwamatsu TX4_B_MARK, SCIFA4_TXD_B_MARK,
229*badbb63cSNobuhiro Iwamatsu VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
230*badbb63cSNobuhiro Iwamatsu RX4_B_MARK, SCIFA4_RXD_B_MARK,
231*badbb63cSNobuhiro Iwamatsu VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
232*badbb63cSNobuhiro Iwamatsu VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
233*badbb63cSNobuhiro Iwamatsu VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
234*badbb63cSNobuhiro Iwamatsu VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
235*badbb63cSNobuhiro Iwamatsu VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
236*badbb63cSNobuhiro Iwamatsu VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
237*badbb63cSNobuhiro Iwamatsu VI1_DATA7_MARK, AVB_MDC_MARK,
238*badbb63cSNobuhiro Iwamatsu ETH_MDIO_MARK, AVB_RX_CLK_MARK, SCL2_C_MARK,
239*badbb63cSNobuhiro Iwamatsu ETH_CRS_DV_MARK, AVB_LINK_MARK, SDA2_C_MARK,
240*badbb63cSNobuhiro Iwamatsu
241*badbb63cSNobuhiro Iwamatsu /* IPSR12 */
242*badbb63cSNobuhiro Iwamatsu ETH_RX_ER_MARK, AVB_CRS_MARK, SCL3_MARK, SCL7_MARK,
243*badbb63cSNobuhiro Iwamatsu ETH_RXD0_MARK, AVB_PHY_INT_MARK, SDA3_MARK, SDA7_MARK,
244*badbb63cSNobuhiro Iwamatsu ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
245*badbb63cSNobuhiro Iwamatsu SCL2_D_MARK, MSIOF1_RXD_E_MARK,
246*badbb63cSNobuhiro Iwamatsu ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
247*badbb63cSNobuhiro Iwamatsu SDA2_D_MARK, MSIOF1_SCK_E_MARK,
248*badbb63cSNobuhiro Iwamatsu ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
249*badbb63cSNobuhiro Iwamatsu CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
250*badbb63cSNobuhiro Iwamatsu ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
251*badbb63cSNobuhiro Iwamatsu CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
252*badbb63cSNobuhiro Iwamatsu ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
253*badbb63cSNobuhiro Iwamatsu ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
254*badbb63cSNobuhiro Iwamatsu ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
255*badbb63cSNobuhiro Iwamatsu ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
256*badbb63cSNobuhiro Iwamatsu STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
257*badbb63cSNobuhiro Iwamatsu ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
258*badbb63cSNobuhiro Iwamatsu STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
259*badbb63cSNobuhiro Iwamatsu ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
260*badbb63cSNobuhiro Iwamatsu
261*badbb63cSNobuhiro Iwamatsu /* IPSR13 */
262*badbb63cSNobuhiro Iwamatsu PINMUX_MARK_END,
263*badbb63cSNobuhiro Iwamatsu };
264*badbb63cSNobuhiro Iwamatsu
265*badbb63cSNobuhiro Iwamatsu static pinmux_enum_t pinmux_data[] = {
266*badbb63cSNobuhiro Iwamatsu PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
267*badbb63cSNobuhiro Iwamatsu
268*badbb63cSNobuhiro Iwamatsu /* OTHER IPSR0 - IPSR10 */
269*badbb63cSNobuhiro Iwamatsu /* IPSR11 */
270*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_2_0, VI0_R5),
271*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_2_0, VI2_DATA6),
272*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
273*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_2_0, RX0_C, SEL_SCIF0_2),
274*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SDA1_D, SEL_IIC1_3),
275*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_5_3, VI0_R6),
276*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_5_3, VI2_DATA7),
277*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_5_3, GLO_SS_B, SEL_GPS_1),
278*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_5_3, TX1_C, SEL_SCIF1_2),
279*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SCL4_B, SEL_IIC4_1),
280*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_8_6, VI0_R7),
281*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
282*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_8_6, RX1_C, SEL_SCIF1_2),
283*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
284*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SDA4_B, SEL_IIC4_1),
285*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
286*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
287*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
288*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_11_9, AVB_RXD0),
289*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
290*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TX4_B, SEL_SCIF4_1),
291*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
292*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
293*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_14_12, AVB_RXD1),
294*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
295*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_14_12, RX4_B, SEL_SCIF4_1),
296*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
297*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
298*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_16_15, AVB_RXD2),
299*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
300*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_18_17, VI1_FIELD, SEL_VI1_0),
301*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_18_17, AVB_RXD3),
302*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
303*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_19, VI1_CLK, SEL_VI1_0),
304*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_19, AVB_RXD4),
305*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_20, VI1_DATA0, SEL_VI1_0),
306*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_20, AVB_RXD5),
307*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_21, VI1_DATA1, SEL_VI1_0),
308*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_21, AVB_RXD6),
309*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_22, VI1_DATA2, SEL_VI1_0),
310*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_22, AVB_RXD7),
311*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_23, VI1_DATA3, SEL_VI1_0),
312*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_23, AVB_RX_ER),
313*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_24, VI1_DATA4, SEL_VI1_0),
314*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_24, AVB_MDIO),
315*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_25, VI1_DATA5, SEL_VI1_0),
316*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_25, AVB_RX_DV),
317*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_26, VI1_DATA6, SEL_VI1_0),
318*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_26, AVB_MAGIC),
319*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_27, VI1_DATA7, SEL_VI1_0),
320*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_27, AVB_MDC),
321*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_29_28, ETH_MDIO),
322*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_29_28, AVB_RX_CLK),
323*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_29_28, SCL2_C, SEL_IIC2_2),
324*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_31_30, ETH_CRS_DV),
325*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP11_31_30, AVB_LINK),
326*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP11_31_30, SDA2_C, SEL_IIC2_2),
327*badbb63cSNobuhiro Iwamatsu
328*badbb63cSNobuhiro Iwamatsu /* IPSR12 */
329*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_1_0, ETH_RX_ER),
330*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_1_0, AVB_CRS),
331*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL3, SEL_IIC3_0),
332*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL7, SEL_IIC7_0),
333*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_3_2, ETH_RXD0),
334*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_3_2, AVB_PHY_INT),
335*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA3, SEL_IIC3_0),
336*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA7, SEL_IIC7_0),
337*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_6_4, ETH_RXD1),
338*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_6_4, AVB_GTXREFCLK),
339*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
340*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_6_4, SCL2_D, SEL_IIC2_3),
341*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
342*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_9_7, ETH_LINK),
343*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_9_7, AVB_TXD0),
344*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
345*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_9_7, SDA2_D, SEL_IIC2_3),
346*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
347*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_12_10, ETH_REFCLK),
348*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_12_10, AVB_TXD1),
349*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
350*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
351*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
352*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_15_13, ETH_TXD1),
353*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_15_13, AVB_TXD2),
354*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
355*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
356*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
357*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_17_16, ETH_TX_EN),
358*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_17_16, AVB_TXD3),
359*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_17_16, TCLK1_B, SEL_TMU1_0),
360*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
361*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_19_18, ETH_MAGIC),
362*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_19_18, AVB_TXD4),
363*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_19_18, IETX_C, SEL_IEB_2),
364*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_21_20, ETH_TXD0),
365*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_21_20, AVB_TXD5),
366*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_21_20, IECLK_C, SEL_IEB_2),
367*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_23_22, ETH_MDC),
368*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_23_22, AVB_TXD6),
369*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_23_22, IERX_C, SEL_IEB_2),
370*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
371*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_26_24, AVB_TXD7),
372*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
373*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_26_24, ADIDATA_B, SEL_RAD_1),
374*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
375*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
376*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_DATA(IP12_29_27, AVB_TX_EN),
377*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
378*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
379*badbb63cSNobuhiro Iwamatsu PINMUX_IPSR_MODSEL_DATA(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
380*badbb63cSNobuhiro Iwamatsu
381*badbb63cSNobuhiro Iwamatsu /* IPSR13 - IPSR16 */
382*badbb63cSNobuhiro Iwamatsu };
383*badbb63cSNobuhiro Iwamatsu
384*badbb63cSNobuhiro Iwamatsu static struct pinmux_gpio pinmux_gpios[] = {
385*badbb63cSNobuhiro Iwamatsu PINMUX_GPIO_GP_ALL(),
386*badbb63cSNobuhiro Iwamatsu
387*badbb63cSNobuhiro Iwamatsu /* OTHER, IPSR0 - IPSR10 */
388*badbb63cSNobuhiro Iwamatsu /* IPSR11 */
389*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI0_R5), GPIO_FN(VI2_DATA6), GPIO_FN(GLO_SDATA_B),
390*badbb63cSNobuhiro Iwamatsu GPIO_FN(RX0_C), GPIO_FN(SDA1_D),
391*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI0_R6), GPIO_FN(VI2_DATA7),
392*badbb63cSNobuhiro Iwamatsu GPIO_FN(GLO_SS_B), GPIO_FN(TX1_C), GPIO_FN(SCL4_B),
393*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI0_R7), GPIO_FN(GLO_RFON_B),
394*badbb63cSNobuhiro Iwamatsu GPIO_FN(RX1_C), GPIO_FN(CAN0_RX_E),
395*badbb63cSNobuhiro Iwamatsu GPIO_FN(SDA4_B), GPIO_FN(HRX1_D), GPIO_FN(SCIFB0_RXD_D),
396*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_HSYNC_N), GPIO_FN(AVB_RXD0), GPIO_FN(TS_SDATA0_B),
397*badbb63cSNobuhiro Iwamatsu GPIO_FN(TX4_B), GPIO_FN(SCIFA4_TXD_B),
398*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_VSYNC_N), GPIO_FN(AVB_RXD1), GPIO_FN(TS_SCK0_B),
399*badbb63cSNobuhiro Iwamatsu GPIO_FN(RX4_B), GPIO_FN(SCIFA4_RXD_B),
400*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_CLKENB), GPIO_FN(AVB_RXD2), GPIO_FN(TS_SDEN0_B),
401*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_FIELD), GPIO_FN(AVB_RXD3), GPIO_FN(TS_SPSYNC0_B),
402*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_CLK), GPIO_FN(AVB_RXD4),
403*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_DATA0), GPIO_FN(AVB_RXD5),
404*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_DATA1), GPIO_FN(AVB_RXD6),
405*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_DATA2), GPIO_FN(AVB_RXD7),
406*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_DATA3), GPIO_FN(AVB_RX_ER),
407*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_DATA4), GPIO_FN(AVB_MDIO),
408*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_DATA5), GPIO_FN(AVB_RX_DV),
409*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_DATA6), GPIO_FN(AVB_MAGIC),
410*badbb63cSNobuhiro Iwamatsu GPIO_FN(VI1_DATA7), GPIO_FN(AVB_MDC),
411*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_MDIO), GPIO_FN(AVB_RX_CLK), GPIO_FN(SCL2_C),
412*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_CRS_DV), GPIO_FN(AVB_LINK), GPIO_FN(SDA2_C),
413*badbb63cSNobuhiro Iwamatsu
414*badbb63cSNobuhiro Iwamatsu /* IPSR12 */
415*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_RX_ER), GPIO_FN(AVB_CRS), GPIO_FN(SCL3), GPIO_FN(SCL7),
416*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_RXD0), GPIO_FN(AVB_PHY_INT), GPIO_FN(SDA3), GPIO_FN(SDA7),
417*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_RXD1), GPIO_FN(AVB_GTXREFCLK), GPIO_FN(CAN0_TX_C),
418*badbb63cSNobuhiro Iwamatsu GPIO_FN(SCL2_D), GPIO_FN(MSIOF1_RXD_E),
419*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_LINK), GPIO_FN(AVB_TXD0), GPIO_FN(CAN0_RX_C),
420*badbb63cSNobuhiro Iwamatsu GPIO_FN(SDA2_D), GPIO_FN(MSIOF1_SCK_E),
421*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_REFCLK), GPIO_FN(AVB_TXD1), GPIO_FN(SCIFA3_RXD_B),
422*badbb63cSNobuhiro Iwamatsu GPIO_FN(CAN1_RX_C), GPIO_FN(MSIOF1_SYNC_E),
423*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_TXD1), GPIO_FN(AVB_TXD2), GPIO_FN(SCIFA3_TXD_B),
424*badbb63cSNobuhiro Iwamatsu GPIO_FN(CAN1_TX_C), GPIO_FN(MSIOF1_TXD_E),
425*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_TX_EN), GPIO_FN(AVB_TXD3),
426*badbb63cSNobuhiro Iwamatsu GPIO_FN(TCLK1_B), GPIO_FN(CAN_CLK_B),
427*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_MAGIC), GPIO_FN(AVB_TXD4), GPIO_FN(IETX_C),
428*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_TXD0), GPIO_FN(AVB_TXD5), GPIO_FN(IECLK_C),
429*badbb63cSNobuhiro Iwamatsu GPIO_FN(ETH_MDC), GPIO_FN(AVB_TXD6), GPIO_FN(IERX_C),
430*badbb63cSNobuhiro Iwamatsu GPIO_FN(STP_IVCXO27_0), GPIO_FN(AVB_TXD7), GPIO_FN(SCIFB2_TXD_D),
431*badbb63cSNobuhiro Iwamatsu GPIO_FN(ADIDATA_B), GPIO_FN(MSIOF0_SYNC_C),
432*badbb63cSNobuhiro Iwamatsu GPIO_FN(STP_ISCLK_0), GPIO_FN(AVB_TX_EN), GPIO_FN(SCIFB2_RXD_D),
433*badbb63cSNobuhiro Iwamatsu GPIO_FN(ADICS_SAMP_B), GPIO_FN(MSIOF0_SCK_C),
434*badbb63cSNobuhiro Iwamatsu
435*badbb63cSNobuhiro Iwamatsu /* IPSR13 - IPSR16 */
436*badbb63cSNobuhiro Iwamatsu };
437*badbb63cSNobuhiro Iwamatsu
438*badbb63cSNobuhiro Iwamatsu static struct pinmux_cfg_reg pinmux_config_regs[] = {
439*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
440*badbb63cSNobuhiro Iwamatsu GP_0_31_FN, FN_IP1_22_20,
441*badbb63cSNobuhiro Iwamatsu GP_0_30_FN, FN_IP1_19_17,
442*badbb63cSNobuhiro Iwamatsu GP_0_29_FN, FN_IP1_16_14,
443*badbb63cSNobuhiro Iwamatsu GP_0_28_FN, FN_IP1_13_11,
444*badbb63cSNobuhiro Iwamatsu GP_0_27_FN, FN_IP1_10_8,
445*badbb63cSNobuhiro Iwamatsu GP_0_26_FN, FN_IP1_7_6,
446*badbb63cSNobuhiro Iwamatsu GP_0_25_FN, FN_IP1_5_4,
447*badbb63cSNobuhiro Iwamatsu GP_0_24_FN, FN_IP1_3_2,
448*badbb63cSNobuhiro Iwamatsu GP_0_23_FN, FN_IP1_1_0,
449*badbb63cSNobuhiro Iwamatsu GP_0_22_FN, FN_IP0_30_29,
450*badbb63cSNobuhiro Iwamatsu GP_0_21_FN, FN_IP0_28_27,
451*badbb63cSNobuhiro Iwamatsu GP_0_20_FN, FN_IP0_26_25,
452*badbb63cSNobuhiro Iwamatsu GP_0_19_FN, FN_IP0_24_23,
453*badbb63cSNobuhiro Iwamatsu GP_0_18_FN, FN_IP0_22_21,
454*badbb63cSNobuhiro Iwamatsu GP_0_17_FN, FN_IP0_20_19,
455*badbb63cSNobuhiro Iwamatsu GP_0_16_FN, FN_IP0_18_16,
456*badbb63cSNobuhiro Iwamatsu GP_0_15_FN, FN_IP0_15,
457*badbb63cSNobuhiro Iwamatsu GP_0_14_FN, FN_IP0_14,
458*badbb63cSNobuhiro Iwamatsu GP_0_13_FN, FN_IP0_13,
459*badbb63cSNobuhiro Iwamatsu GP_0_12_FN, FN_IP0_12,
460*badbb63cSNobuhiro Iwamatsu GP_0_11_FN, FN_IP0_11,
461*badbb63cSNobuhiro Iwamatsu GP_0_10_FN, FN_IP0_10,
462*badbb63cSNobuhiro Iwamatsu GP_0_9_FN, FN_IP0_9,
463*badbb63cSNobuhiro Iwamatsu GP_0_8_FN, FN_IP0_8,
464*badbb63cSNobuhiro Iwamatsu GP_0_7_FN, FN_IP0_7,
465*badbb63cSNobuhiro Iwamatsu GP_0_6_FN, FN_IP0_6,
466*badbb63cSNobuhiro Iwamatsu GP_0_5_FN, FN_IP0_5,
467*badbb63cSNobuhiro Iwamatsu GP_0_4_FN, FN_IP0_4,
468*badbb63cSNobuhiro Iwamatsu GP_0_3_FN, FN_IP0_3,
469*badbb63cSNobuhiro Iwamatsu GP_0_2_FN, FN_IP0_2,
470*badbb63cSNobuhiro Iwamatsu GP_0_1_FN, FN_IP0_1,
471*badbb63cSNobuhiro Iwamatsu GP_0_0_FN, FN_IP0_0, }
472*badbb63cSNobuhiro Iwamatsu },
473*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
474*badbb63cSNobuhiro Iwamatsu 0, 0,
475*badbb63cSNobuhiro Iwamatsu 0, 0,
476*badbb63cSNobuhiro Iwamatsu 0, 0,
477*badbb63cSNobuhiro Iwamatsu 0, 0,
478*badbb63cSNobuhiro Iwamatsu 0, 0,
479*badbb63cSNobuhiro Iwamatsu 0, 0,
480*badbb63cSNobuhiro Iwamatsu GP_1_25_FN, FN_IP3_21_20,
481*badbb63cSNobuhiro Iwamatsu GP_1_24_FN, FN_IP3_19_18,
482*badbb63cSNobuhiro Iwamatsu GP_1_23_FN, FN_IP3_17_16,
483*badbb63cSNobuhiro Iwamatsu GP_1_22_FN, FN_IP3_15_14,
484*badbb63cSNobuhiro Iwamatsu GP_1_21_FN, FN_IP3_13_12,
485*badbb63cSNobuhiro Iwamatsu GP_1_20_FN, FN_IP3_11_9,
486*badbb63cSNobuhiro Iwamatsu GP_1_19_FN, FN_RD_N,
487*badbb63cSNobuhiro Iwamatsu GP_1_18_FN, FN_IP3_8_6,
488*badbb63cSNobuhiro Iwamatsu GP_1_17_FN, FN_IP3_5_3,
489*badbb63cSNobuhiro Iwamatsu GP_1_16_FN, FN_IP3_2_0,
490*badbb63cSNobuhiro Iwamatsu GP_1_15_FN, FN_IP2_29_27,
491*badbb63cSNobuhiro Iwamatsu GP_1_14_FN, FN_IP2_26_25,
492*badbb63cSNobuhiro Iwamatsu GP_1_13_FN, FN_IP2_24_23,
493*badbb63cSNobuhiro Iwamatsu GP_1_12_FN, FN_EX_CS0_N,
494*badbb63cSNobuhiro Iwamatsu GP_1_11_FN, FN_IP2_22_21,
495*badbb63cSNobuhiro Iwamatsu GP_1_10_FN, FN_IP2_20_19,
496*badbb63cSNobuhiro Iwamatsu GP_1_9_FN, FN_IP2_18_16,
497*badbb63cSNobuhiro Iwamatsu GP_1_8_FN, FN_IP2_15_13,
498*badbb63cSNobuhiro Iwamatsu GP_1_7_FN, FN_IP2_12_10,
499*badbb63cSNobuhiro Iwamatsu GP_1_6_FN, FN_IP2_9_7,
500*badbb63cSNobuhiro Iwamatsu GP_1_5_FN, FN_IP2_6_5,
501*badbb63cSNobuhiro Iwamatsu GP_1_4_FN, FN_IP2_4_3,
502*badbb63cSNobuhiro Iwamatsu GP_1_3_FN, FN_IP2_2_0,
503*badbb63cSNobuhiro Iwamatsu GP_1_2_FN, FN_IP1_31_29,
504*badbb63cSNobuhiro Iwamatsu GP_1_1_FN, FN_IP1_28_26,
505*badbb63cSNobuhiro Iwamatsu GP_1_0_FN, FN_IP1_25_23, }
506*badbb63cSNobuhiro Iwamatsu },
507*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
508*badbb63cSNobuhiro Iwamatsu GP_2_31_FN, FN_IP6_7_6,
509*badbb63cSNobuhiro Iwamatsu GP_2_30_FN, FN_IP6_5_3,
510*badbb63cSNobuhiro Iwamatsu GP_2_29_FN, FN_IP6_2_0,
511*badbb63cSNobuhiro Iwamatsu GP_2_28_FN, FN_AUDIO_CLKA,
512*badbb63cSNobuhiro Iwamatsu GP_2_27_FN, FN_IP5_31_29,
513*badbb63cSNobuhiro Iwamatsu GP_2_26_FN, FN_IP5_28_26,
514*badbb63cSNobuhiro Iwamatsu GP_2_25_FN, FN_IP5_25_24,
515*badbb63cSNobuhiro Iwamatsu GP_2_24_FN, FN_IP5_23_22,
516*badbb63cSNobuhiro Iwamatsu GP_2_23_FN, FN_IP5_21_20,
517*badbb63cSNobuhiro Iwamatsu GP_2_22_FN, FN_IP5_19_17,
518*badbb63cSNobuhiro Iwamatsu GP_2_21_FN, FN_IP5_16_15,
519*badbb63cSNobuhiro Iwamatsu GP_2_20_FN, FN_IP5_14_12,
520*badbb63cSNobuhiro Iwamatsu GP_2_19_FN, FN_IP5_11_9,
521*badbb63cSNobuhiro Iwamatsu GP_2_18_FN, FN_IP5_8_6,
522*badbb63cSNobuhiro Iwamatsu GP_2_17_FN, FN_IP5_5_3,
523*badbb63cSNobuhiro Iwamatsu GP_2_16_FN, FN_IP5_2_0,
524*badbb63cSNobuhiro Iwamatsu GP_2_15_FN, FN_IP4_30_28,
525*badbb63cSNobuhiro Iwamatsu GP_2_14_FN, FN_IP4_27_26,
526*badbb63cSNobuhiro Iwamatsu GP_2_13_FN, FN_IP4_25_24,
527*badbb63cSNobuhiro Iwamatsu GP_2_12_FN, FN_IP4_23_22,
528*badbb63cSNobuhiro Iwamatsu GP_2_11_FN, FN_IP4_21,
529*badbb63cSNobuhiro Iwamatsu GP_2_10_FN, FN_IP4_20,
530*badbb63cSNobuhiro Iwamatsu GP_2_9_FN, FN_IP4_19,
531*badbb63cSNobuhiro Iwamatsu GP_2_8_FN, FN_IP4_18_16,
532*badbb63cSNobuhiro Iwamatsu GP_2_7_FN, FN_IP4_15_13,
533*badbb63cSNobuhiro Iwamatsu GP_2_6_FN, FN_IP4_12_10,
534*badbb63cSNobuhiro Iwamatsu GP_2_5_FN, FN_IP4_9_8,
535*badbb63cSNobuhiro Iwamatsu GP_2_4_FN, FN_IP4_7_5,
536*badbb63cSNobuhiro Iwamatsu GP_2_3_FN, FN_IP4_4_2,
537*badbb63cSNobuhiro Iwamatsu GP_2_2_FN, FN_IP4_1_0,
538*badbb63cSNobuhiro Iwamatsu GP_2_1_FN, FN_IP3_30_28,
539*badbb63cSNobuhiro Iwamatsu GP_2_0_FN, FN_IP3_27_25 }
540*badbb63cSNobuhiro Iwamatsu },
541*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
542*badbb63cSNobuhiro Iwamatsu GP_3_31_FN, FN_IP9_18_17,
543*badbb63cSNobuhiro Iwamatsu GP_3_30_FN, FN_IP9_16,
544*badbb63cSNobuhiro Iwamatsu GP_3_29_FN, FN_IP9_15_13,
545*badbb63cSNobuhiro Iwamatsu GP_3_28_FN, FN_IP9_12,
546*badbb63cSNobuhiro Iwamatsu GP_3_27_FN, FN_IP9_11,
547*badbb63cSNobuhiro Iwamatsu GP_3_26_FN, FN_IP9_10_8,
548*badbb63cSNobuhiro Iwamatsu GP_3_25_FN, FN_IP9_7,
549*badbb63cSNobuhiro Iwamatsu GP_3_24_FN, FN_IP9_6,
550*badbb63cSNobuhiro Iwamatsu GP_3_23_FN, FN_IP9_5_3,
551*badbb63cSNobuhiro Iwamatsu GP_3_22_FN, FN_IP9_2_0,
552*badbb63cSNobuhiro Iwamatsu GP_3_21_FN, FN_IP8_30_28,
553*badbb63cSNobuhiro Iwamatsu GP_3_20_FN, FN_IP8_27_26,
554*badbb63cSNobuhiro Iwamatsu GP_3_19_FN, FN_IP8_25_24,
555*badbb63cSNobuhiro Iwamatsu GP_3_18_FN, FN_IP8_23_21,
556*badbb63cSNobuhiro Iwamatsu GP_3_17_FN, FN_IP8_20_18,
557*badbb63cSNobuhiro Iwamatsu GP_3_16_FN, FN_IP8_17_15,
558*badbb63cSNobuhiro Iwamatsu GP_3_15_FN, FN_IP8_14_12,
559*badbb63cSNobuhiro Iwamatsu GP_3_14_FN, FN_IP8_11_9,
560*badbb63cSNobuhiro Iwamatsu GP_3_13_FN, FN_IP8_8_6,
561*badbb63cSNobuhiro Iwamatsu GP_3_12_FN, FN_IP8_5_3,
562*badbb63cSNobuhiro Iwamatsu GP_3_11_FN, FN_IP8_2_0,
563*badbb63cSNobuhiro Iwamatsu GP_3_10_FN, FN_IP7_29_27,
564*badbb63cSNobuhiro Iwamatsu GP_3_9_FN, FN_IP7_26_24,
565*badbb63cSNobuhiro Iwamatsu GP_3_8_FN, FN_IP7_23_21,
566*badbb63cSNobuhiro Iwamatsu GP_3_7_FN, FN_IP7_20_19,
567*badbb63cSNobuhiro Iwamatsu GP_3_6_FN, FN_IP7_18_17,
568*badbb63cSNobuhiro Iwamatsu GP_3_5_FN, FN_IP7_16_15,
569*badbb63cSNobuhiro Iwamatsu GP_3_4_FN, FN_IP7_14_13,
570*badbb63cSNobuhiro Iwamatsu GP_3_3_FN, FN_IP7_12_11,
571*badbb63cSNobuhiro Iwamatsu GP_3_2_FN, FN_IP7_10_9,
572*badbb63cSNobuhiro Iwamatsu GP_3_1_FN, FN_IP7_8_6,
573*badbb63cSNobuhiro Iwamatsu GP_3_0_FN, FN_IP7_5_3 }
574*badbb63cSNobuhiro Iwamatsu },
575*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
576*badbb63cSNobuhiro Iwamatsu GP_4_31_FN, FN_IP15_5_4,
577*badbb63cSNobuhiro Iwamatsu GP_4_30_FN, FN_IP15_3_2,
578*badbb63cSNobuhiro Iwamatsu GP_4_29_FN, FN_IP15_1_0,
579*badbb63cSNobuhiro Iwamatsu GP_4_28_FN, FN_IP11_8_6,
580*badbb63cSNobuhiro Iwamatsu GP_4_27_FN, FN_IP11_5_3,
581*badbb63cSNobuhiro Iwamatsu GP_4_26_FN, FN_IP11_2_0,
582*badbb63cSNobuhiro Iwamatsu GP_4_25_FN, FN_IP10_31_29,
583*badbb63cSNobuhiro Iwamatsu GP_4_24_FN, FN_IP10_28_27,
584*badbb63cSNobuhiro Iwamatsu GP_4_23_FN, FN_IP10_26_25,
585*badbb63cSNobuhiro Iwamatsu GP_4_22_FN, FN_IP10_24_22,
586*badbb63cSNobuhiro Iwamatsu GP_4_21_FN, FN_IP10_21_19,
587*badbb63cSNobuhiro Iwamatsu GP_4_20_FN, FN_IP10_18_17,
588*badbb63cSNobuhiro Iwamatsu GP_4_19_FN, FN_IP10_16_15,
589*badbb63cSNobuhiro Iwamatsu GP_4_18_FN, FN_IP10_14_12,
590*badbb63cSNobuhiro Iwamatsu GP_4_17_FN, FN_IP10_11_9,
591*badbb63cSNobuhiro Iwamatsu GP_4_16_FN, FN_IP10_8_6,
592*badbb63cSNobuhiro Iwamatsu GP_4_15_FN, FN_IP10_5_3,
593*badbb63cSNobuhiro Iwamatsu GP_4_14_FN, FN_IP10_2_0,
594*badbb63cSNobuhiro Iwamatsu GP_4_13_FN, FN_IP9_31_29,
595*badbb63cSNobuhiro Iwamatsu GP_4_12_FN, FN_VI0_DATA0_VI0_B7,
596*badbb63cSNobuhiro Iwamatsu GP_4_11_FN, FN_VI0_DATA0_VI0_B6,
597*badbb63cSNobuhiro Iwamatsu GP_4_10_FN, FN_VI0_DATA0_VI0_B5,
598*badbb63cSNobuhiro Iwamatsu GP_4_9_FN, FN_VI0_DATA0_VI0_B4,
599*badbb63cSNobuhiro Iwamatsu GP_4_8_FN, FN_IP9_28_27,
600*badbb63cSNobuhiro Iwamatsu GP_4_7_FN, FN_VI0_DATA0_VI0_B2,
601*badbb63cSNobuhiro Iwamatsu GP_4_6_FN, FN_VI0_DATA0_VI0_B1,
602*badbb63cSNobuhiro Iwamatsu GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
603*badbb63cSNobuhiro Iwamatsu GP_4_4_FN, FN_IP9_26_25,
604*badbb63cSNobuhiro Iwamatsu GP_4_3_FN, FN_IP9_24_23,
605*badbb63cSNobuhiro Iwamatsu GP_4_2_FN, FN_IP9_22_21,
606*badbb63cSNobuhiro Iwamatsu GP_4_1_FN, FN_IP9_20_19,
607*badbb63cSNobuhiro Iwamatsu GP_4_0_FN, FN_VI0_CLK }
608*badbb63cSNobuhiro Iwamatsu },
609*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
610*badbb63cSNobuhiro Iwamatsu GP_5_31_FN, FN_IP3_24_22,
611*badbb63cSNobuhiro Iwamatsu GP_5_30_FN, FN_IP13_9_7,
612*badbb63cSNobuhiro Iwamatsu GP_5_29_FN, FN_IP13_6_5,
613*badbb63cSNobuhiro Iwamatsu GP_5_28_FN, FN_IP13_4_3,
614*badbb63cSNobuhiro Iwamatsu GP_5_27_FN, FN_IP13_2_0,
615*badbb63cSNobuhiro Iwamatsu GP_5_26_FN, FN_IP12_29_27,
616*badbb63cSNobuhiro Iwamatsu GP_5_25_FN, FN_IP12_26_24,
617*badbb63cSNobuhiro Iwamatsu GP_5_24_FN, FN_IP12_23_22,
618*badbb63cSNobuhiro Iwamatsu GP_5_23_FN, FN_IP12_21_20,
619*badbb63cSNobuhiro Iwamatsu GP_5_22_FN, FN_IP12_19_18,
620*badbb63cSNobuhiro Iwamatsu GP_5_21_FN, FN_IP12_17_16,
621*badbb63cSNobuhiro Iwamatsu GP_5_20_FN, FN_IP12_15_13,
622*badbb63cSNobuhiro Iwamatsu GP_5_19_FN, FN_IP12_12_10,
623*badbb63cSNobuhiro Iwamatsu GP_5_18_FN, FN_IP12_9_7,
624*badbb63cSNobuhiro Iwamatsu GP_5_17_FN, FN_IP12_6_4,
625*badbb63cSNobuhiro Iwamatsu GP_5_16_FN, FN_IP12_3_2,
626*badbb63cSNobuhiro Iwamatsu GP_5_15_FN, FN_IP12_1_0,
627*badbb63cSNobuhiro Iwamatsu GP_5_14_FN, FN_IP11_31_30,
628*badbb63cSNobuhiro Iwamatsu GP_5_13_FN, FN_IP11_29_28,
629*badbb63cSNobuhiro Iwamatsu GP_5_12_FN, FN_IP11_27,
630*badbb63cSNobuhiro Iwamatsu GP_5_11_FN, FN_IP11_26,
631*badbb63cSNobuhiro Iwamatsu GP_5_10_FN, FN_IP11_25,
632*badbb63cSNobuhiro Iwamatsu GP_5_9_FN, FN_IP11_24,
633*badbb63cSNobuhiro Iwamatsu GP_5_8_FN, FN_IP11_23,
634*badbb63cSNobuhiro Iwamatsu GP_5_7_FN, FN_IP11_22,
635*badbb63cSNobuhiro Iwamatsu GP_5_6_FN, FN_IP11_21,
636*badbb63cSNobuhiro Iwamatsu GP_5_5_FN, FN_IP11_20,
637*badbb63cSNobuhiro Iwamatsu GP_5_4_FN, FN_IP11_19,
638*badbb63cSNobuhiro Iwamatsu GP_5_3_FN, FN_IP11_18_17,
639*badbb63cSNobuhiro Iwamatsu GP_5_2_FN, FN_IP11_16_15,
640*badbb63cSNobuhiro Iwamatsu GP_5_1_FN, FN_IP11_14_12,
641*badbb63cSNobuhiro Iwamatsu GP_5_0_FN, FN_IP11_11_9 }
642*badbb63cSNobuhiro Iwamatsu },
643*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
644*badbb63cSNobuhiro Iwamatsu 0, 0,
645*badbb63cSNobuhiro Iwamatsu 0, 0,
646*badbb63cSNobuhiro Iwamatsu GP_6_29_FN, FN_IP14_31_29,
647*badbb63cSNobuhiro Iwamatsu GP_6_28_FN, FN_IP14_28_26,
648*badbb63cSNobuhiro Iwamatsu GP_6_27_FN, FN_IP14_25_23,
649*badbb63cSNobuhiro Iwamatsu GP_6_26_FN, FN_IP14_22_20,
650*badbb63cSNobuhiro Iwamatsu GP_6_25_FN, FN_IP14_19_17,
651*badbb63cSNobuhiro Iwamatsu GP_6_24_FN, FN_IP14_16_14,
652*badbb63cSNobuhiro Iwamatsu GP_6_23_FN, FN_IP14_13_11,
653*badbb63cSNobuhiro Iwamatsu GP_6_22_FN, FN_IP14_10_8,
654*badbb63cSNobuhiro Iwamatsu GP_6_21_FN, FN_IP14_7,
655*badbb63cSNobuhiro Iwamatsu GP_6_20_FN, FN_IP14_6,
656*badbb63cSNobuhiro Iwamatsu GP_6_19_FN, FN_IP14_5,
657*badbb63cSNobuhiro Iwamatsu GP_6_18_FN, FN_IP14_4,
658*badbb63cSNobuhiro Iwamatsu GP_6_17_FN, FN_IP14_3,
659*badbb63cSNobuhiro Iwamatsu GP_6_16_FN, FN_IP14_2,
660*badbb63cSNobuhiro Iwamatsu GP_6_15_FN, FN_IP14_1_0,
661*badbb63cSNobuhiro Iwamatsu GP_6_14_FN, FN_IP13_30_28,
662*badbb63cSNobuhiro Iwamatsu GP_6_13_FN, FN_IP13_27,
663*badbb63cSNobuhiro Iwamatsu GP_6_12_FN, FN_IP13_26,
664*badbb63cSNobuhiro Iwamatsu GP_6_11_FN, FN_IP13_25,
665*badbb63cSNobuhiro Iwamatsu GP_6_10_FN, FN_IP13_24_23,
666*badbb63cSNobuhiro Iwamatsu GP_6_9_FN, FN_IP13_22,
667*badbb63cSNobuhiro Iwamatsu 0, 0,
668*badbb63cSNobuhiro Iwamatsu GP_6_7_FN, FN_IP13_21_19,
669*badbb63cSNobuhiro Iwamatsu GP_6_6_FN, FN_IP13_18_16,
670*badbb63cSNobuhiro Iwamatsu GP_6_5_FN, FN_IP13_15,
671*badbb63cSNobuhiro Iwamatsu GP_6_4_FN, FN_IP13_14,
672*badbb63cSNobuhiro Iwamatsu GP_6_3_FN, FN_IP13_13,
673*badbb63cSNobuhiro Iwamatsu GP_6_2_FN, FN_IP13_12,
674*badbb63cSNobuhiro Iwamatsu GP_6_1_FN, FN_IP13_11,
675*badbb63cSNobuhiro Iwamatsu GP_6_0_FN, FN_IP13_10 }
676*badbb63cSNobuhiro Iwamatsu },
677*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
678*badbb63cSNobuhiro Iwamatsu 0, 0,
679*badbb63cSNobuhiro Iwamatsu 0, 0,
680*badbb63cSNobuhiro Iwamatsu 0, 0,
681*badbb63cSNobuhiro Iwamatsu 0, 0,
682*badbb63cSNobuhiro Iwamatsu 0, 0,
683*badbb63cSNobuhiro Iwamatsu 0, 0,
684*badbb63cSNobuhiro Iwamatsu GP_7_25_FN, FN_USB1_PWEN,
685*badbb63cSNobuhiro Iwamatsu GP_7_24_FN, FN_USB0_OVC,
686*badbb63cSNobuhiro Iwamatsu GP_7_23_FN, FN_USB0_PWEN,
687*badbb63cSNobuhiro Iwamatsu GP_7_22_FN, FN_IP15_14_12,
688*badbb63cSNobuhiro Iwamatsu GP_7_21_FN, FN_IP15_11_9,
689*badbb63cSNobuhiro Iwamatsu GP_7_20_FN, FN_IP15_8_6,
690*badbb63cSNobuhiro Iwamatsu GP_7_19_FN, FN_IP7_2_0,
691*badbb63cSNobuhiro Iwamatsu GP_7_18_FN, FN_IP6_29_27,
692*badbb63cSNobuhiro Iwamatsu GP_7_17_FN, FN_IP6_26_24,
693*badbb63cSNobuhiro Iwamatsu GP_7_16_FN, FN_IP6_23_21,
694*badbb63cSNobuhiro Iwamatsu GP_7_15_FN, FN_IP6_20_19,
695*badbb63cSNobuhiro Iwamatsu GP_7_14_FN, FN_IP6_18_16,
696*badbb63cSNobuhiro Iwamatsu GP_7_13_FN, FN_IP6_15_14,
697*badbb63cSNobuhiro Iwamatsu GP_7_12_FN, FN_IP6_13_12,
698*badbb63cSNobuhiro Iwamatsu GP_7_11_FN, FN_IP6_11_10,
699*badbb63cSNobuhiro Iwamatsu GP_7_10_FN, FN_IP6_9_8,
700*badbb63cSNobuhiro Iwamatsu GP_7_9_FN, FN_IP16_11_10,
701*badbb63cSNobuhiro Iwamatsu GP_7_8_FN, FN_IP16_9_8,
702*badbb63cSNobuhiro Iwamatsu GP_7_7_FN, FN_IP16_7_6,
703*badbb63cSNobuhiro Iwamatsu GP_7_6_FN, FN_IP16_5_3,
704*badbb63cSNobuhiro Iwamatsu GP_7_5_FN, FN_IP16_2_0,
705*badbb63cSNobuhiro Iwamatsu GP_7_4_FN, FN_IP15_29_27,
706*badbb63cSNobuhiro Iwamatsu GP_7_3_FN, FN_IP15_26_24,
707*badbb63cSNobuhiro Iwamatsu GP_7_2_FN, FN_IP15_23_21,
708*badbb63cSNobuhiro Iwamatsu GP_7_1_FN, FN_IP15_20_18,
709*badbb63cSNobuhiro Iwamatsu GP_7_0_FN, FN_IP15_17_15 }
710*badbb63cSNobuhiro Iwamatsu },
711*badbb63cSNobuhiro Iwamatsu /* IPSR0 - IPSR10 */
712*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
713*badbb63cSNobuhiro Iwamatsu 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
714*badbb63cSNobuhiro Iwamatsu 3, 3, 3, 3, 3) {
715*badbb63cSNobuhiro Iwamatsu /* IP11_31_30 [2] */
716*badbb63cSNobuhiro Iwamatsu FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C, 0,
717*badbb63cSNobuhiro Iwamatsu /* IP11_29_28 [2] */
718*badbb63cSNobuhiro Iwamatsu FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C, 0,
719*badbb63cSNobuhiro Iwamatsu /* IP11_27 [1] */
720*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA7, FN_AVB_MDC,
721*badbb63cSNobuhiro Iwamatsu /* IP11_26 [1] */
722*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA6, FN_AVB_MAGIC,
723*badbb63cSNobuhiro Iwamatsu /* IP11_25 [1] */
724*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA5, FN_AVB_RX_DV,
725*badbb63cSNobuhiro Iwamatsu /* IP11_24 [1] */
726*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA4, FN_AVB_MDIO,
727*badbb63cSNobuhiro Iwamatsu /* IP11_23 [1] */
728*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA3, FN_AVB_RX_ER,
729*badbb63cSNobuhiro Iwamatsu /* IP11_22 [1] */
730*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA2, FN_AVB_RXD7,
731*badbb63cSNobuhiro Iwamatsu /* IP11_21 [1] */
732*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA1, FN_AVB_RXD6,
733*badbb63cSNobuhiro Iwamatsu /* IP11_20 [1] */
734*badbb63cSNobuhiro Iwamatsu FN_VI1_DATA0, FN_AVB_RXD5,
735*badbb63cSNobuhiro Iwamatsu /* IP11_19 [1] */
736*badbb63cSNobuhiro Iwamatsu FN_VI1_CLK, FN_AVB_RXD4,
737*badbb63cSNobuhiro Iwamatsu /* IP11_18_17 [2] */
738*badbb63cSNobuhiro Iwamatsu FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
739*badbb63cSNobuhiro Iwamatsu /* IP11_16_15 [2] */
740*badbb63cSNobuhiro Iwamatsu FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
741*badbb63cSNobuhiro Iwamatsu /* IP11_14_12 [3] */
742*badbb63cSNobuhiro Iwamatsu FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
743*badbb63cSNobuhiro Iwamatsu FN_RX4_B, FN_SCIFA4_RXD_B,
744*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
745*badbb63cSNobuhiro Iwamatsu /* IP11_11_9 [3] */
746*badbb63cSNobuhiro Iwamatsu FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
747*badbb63cSNobuhiro Iwamatsu FN_TX4_B, FN_SCIFA4_TXD_B,
748*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
749*badbb63cSNobuhiro Iwamatsu /* IP11_8_6 [3] */
750*badbb63cSNobuhiro Iwamatsu FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
751*badbb63cSNobuhiro Iwamatsu FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
752*badbb63cSNobuhiro Iwamatsu /* IP11_5_3 [3] */
753*badbb63cSNobuhiro Iwamatsu FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
754*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
755*badbb63cSNobuhiro Iwamatsu /* IP11_2_0 [3] */
756*badbb63cSNobuhiro Iwamatsu FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
757*badbb63cSNobuhiro Iwamatsu 0, 0, 0, }
758*badbb63cSNobuhiro Iwamatsu },
759*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
760*badbb63cSNobuhiro Iwamatsu 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
761*badbb63cSNobuhiro Iwamatsu /* IP12_31_30 [2] */
762*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
763*badbb63cSNobuhiro Iwamatsu /* IP12_29_27 [3] */
764*badbb63cSNobuhiro Iwamatsu FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
765*badbb63cSNobuhiro Iwamatsu FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
766*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
767*badbb63cSNobuhiro Iwamatsu /* IP12_26_24 [3] */
768*badbb63cSNobuhiro Iwamatsu FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
769*badbb63cSNobuhiro Iwamatsu FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
770*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
771*badbb63cSNobuhiro Iwamatsu /* IP12_23_22 [2] */
772*badbb63cSNobuhiro Iwamatsu FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
773*badbb63cSNobuhiro Iwamatsu /* IP12_21_20 [2] */
774*badbb63cSNobuhiro Iwamatsu FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
775*badbb63cSNobuhiro Iwamatsu /* IP12_19_18 [2] */
776*badbb63cSNobuhiro Iwamatsu FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
777*badbb63cSNobuhiro Iwamatsu /* IP12_17_16 [2] */
778*badbb63cSNobuhiro Iwamatsu FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
779*badbb63cSNobuhiro Iwamatsu /* IP12_15_13 [3] */
780*badbb63cSNobuhiro Iwamatsu FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
781*badbb63cSNobuhiro Iwamatsu FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
782*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
783*badbb63cSNobuhiro Iwamatsu /* IP12_12_10 [3] */
784*badbb63cSNobuhiro Iwamatsu FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
785*badbb63cSNobuhiro Iwamatsu FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
786*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
787*badbb63cSNobuhiro Iwamatsu /* IP12_9_7 [3] */
788*badbb63cSNobuhiro Iwamatsu FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
789*badbb63cSNobuhiro Iwamatsu FN_SDA2_D, FN_MSIOF1_SCK_E,
790*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
791*badbb63cSNobuhiro Iwamatsu /* IP12_6_4 [3] */
792*badbb63cSNobuhiro Iwamatsu FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
793*badbb63cSNobuhiro Iwamatsu FN_SCL2_D, FN_MSIOF1_RXD_E,
794*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
795*badbb63cSNobuhiro Iwamatsu /* IP12_3_2 [2] */
796*badbb63cSNobuhiro Iwamatsu FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
797*badbb63cSNobuhiro Iwamatsu /* IP12_1_0 [2] */
798*badbb63cSNobuhiro Iwamatsu FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7, }
799*badbb63cSNobuhiro Iwamatsu },
800*badbb63cSNobuhiro Iwamatsu
801*badbb63cSNobuhiro Iwamatsu /* IPSR13 - IPSR16 */
802*badbb63cSNobuhiro Iwamatsu
803*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
804*badbb63cSNobuhiro Iwamatsu 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
805*badbb63cSNobuhiro Iwamatsu 3, 2, 2, 2, 1, 2, 2, 2) {
806*badbb63cSNobuhiro Iwamatsu /* RESEVED [1] */
807*badbb63cSNobuhiro Iwamatsu 0, 0,
808*badbb63cSNobuhiro Iwamatsu /* SEL_SCIF1 [2] */
809*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
810*badbb63cSNobuhiro Iwamatsu /* SEL_SCIFB [2] */
811*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
812*badbb63cSNobuhiro Iwamatsu /* SEL_SCIFB2 [2] */
813*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
814*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
815*badbb63cSNobuhiro Iwamatsu /* SEL_SCIFB1 [3] */
816*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
817*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
818*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
819*badbb63cSNobuhiro Iwamatsu /* SEL_SCIFA1 [2] */
820*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
821*badbb63cSNobuhiro Iwamatsu /* SEL_SSI9 [1] */
822*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI9_0, FN_SEL_SSI9_1,
823*badbb63cSNobuhiro Iwamatsu /* SEL_SCFA [1] */
824*badbb63cSNobuhiro Iwamatsu FN_SEL_SCFA_0, FN_SEL_SCFA_1,
825*badbb63cSNobuhiro Iwamatsu /* SEL_QSP [1] */
826*badbb63cSNobuhiro Iwamatsu FN_SEL_QSP_0, FN_SEL_QSP_1,
827*badbb63cSNobuhiro Iwamatsu /* SEL_SSI7 [1] */
828*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI7_0, FN_SEL_SSI7_1,
829*badbb63cSNobuhiro Iwamatsu /* SEL_HSCIF1 [3] */
830*badbb63cSNobuhiro Iwamatsu FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
831*badbb63cSNobuhiro Iwamatsu FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
832*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
833*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
834*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
835*badbb63cSNobuhiro Iwamatsu /* SEL_VI1 [2] */
836*badbb63cSNobuhiro Iwamatsu FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
837*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
838*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
839*badbb63cSNobuhiro Iwamatsu /* SEL_TMU [1] */
840*badbb63cSNobuhiro Iwamatsu FN_SEL_TMU1_0, FN_SEL_TMU1_1,
841*badbb63cSNobuhiro Iwamatsu /* SEL_LBS [2] */
842*badbb63cSNobuhiro Iwamatsu FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
843*badbb63cSNobuhiro Iwamatsu /* SEL_TSIF0 [2] */
844*badbb63cSNobuhiro Iwamatsu FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
845*badbb63cSNobuhiro Iwamatsu /* SEL_SOF0 [2] */
846*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
847*badbb63cSNobuhiro Iwamatsu },
848*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
849*badbb63cSNobuhiro Iwamatsu 3, 1, 1, 3, 2, 1, 1, 2, 2,
850*badbb63cSNobuhiro Iwamatsu 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
851*badbb63cSNobuhiro Iwamatsu /* SEL_SCIF0 [3] */
852*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
853*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
854*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
855*badbb63cSNobuhiro Iwamatsu /* RESEVED [1] */
856*badbb63cSNobuhiro Iwamatsu 0, 0,
857*badbb63cSNobuhiro Iwamatsu /* SEL_SCIF [1] */
858*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF_0, FN_SEL_SCIF_1,
859*badbb63cSNobuhiro Iwamatsu /* SEL_CAN0 [3] */
860*badbb63cSNobuhiro Iwamatsu FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
861*badbb63cSNobuhiro Iwamatsu FN_SEL_CAN0_4, FN_SEL_CAN0_5,
862*badbb63cSNobuhiro Iwamatsu 0, 0,
863*badbb63cSNobuhiro Iwamatsu /* SEL_CAN1 [2] */
864*badbb63cSNobuhiro Iwamatsu FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
865*badbb63cSNobuhiro Iwamatsu /* RESEVED [1] */
866*badbb63cSNobuhiro Iwamatsu 0, 0,
867*badbb63cSNobuhiro Iwamatsu /* SEL_SCIFA2 [1] */
868*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
869*badbb63cSNobuhiro Iwamatsu /* SEL_SCIF4 [2] */
870*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
871*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
872*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
873*badbb63cSNobuhiro Iwamatsu /* SEL_ADG [1] */
874*badbb63cSNobuhiro Iwamatsu FN_SEL_ADG_0, FN_SEL_ADG_1,
875*badbb63cSNobuhiro Iwamatsu /* SEL_FM [3] */
876*badbb63cSNobuhiro Iwamatsu FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
877*badbb63cSNobuhiro Iwamatsu FN_SEL_FM_3, FN_SEL_FM_4,
878*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
879*badbb63cSNobuhiro Iwamatsu /* SEL_SCIFA5 [2] */
880*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
881*badbb63cSNobuhiro Iwamatsu /* RESEVED [1] */
882*badbb63cSNobuhiro Iwamatsu 0, 0,
883*badbb63cSNobuhiro Iwamatsu /* SEL_GPS [2] */
884*badbb63cSNobuhiro Iwamatsu FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
885*badbb63cSNobuhiro Iwamatsu /* SEL_SCIFA4 [2] */
886*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
887*badbb63cSNobuhiro Iwamatsu /* SEL_SCIFA3 [2] */
888*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
889*badbb63cSNobuhiro Iwamatsu /* SEL_SIM [1] */
890*badbb63cSNobuhiro Iwamatsu FN_SEL_SIM_0, FN_SEL_SIM_1,
891*badbb63cSNobuhiro Iwamatsu /* RESEVED [1] */
892*badbb63cSNobuhiro Iwamatsu 0, 0,
893*badbb63cSNobuhiro Iwamatsu /* SEL_SSI8 [1] */
894*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
895*badbb63cSNobuhiro Iwamatsu },
896*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
897*badbb63cSNobuhiro Iwamatsu 2, 2, 2, 2, 2, 2, 2, 2,
898*badbb63cSNobuhiro Iwamatsu 1, 1, 2, 2, 3, 2, 2, 2, 1) {
899*badbb63cSNobuhiro Iwamatsu /* SEL_HSCIF2 [2] */
900*badbb63cSNobuhiro Iwamatsu FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
901*badbb63cSNobuhiro Iwamatsu FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
902*badbb63cSNobuhiro Iwamatsu /* SEL_CANCLK [2] */
903*badbb63cSNobuhiro Iwamatsu FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
904*badbb63cSNobuhiro Iwamatsu FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
905*badbb63cSNobuhiro Iwamatsu /* SEL_IIC8 [2] */
906*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2, 0,
907*badbb63cSNobuhiro Iwamatsu /* SEL_IIC7 [2] */
908*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2, 0,
909*badbb63cSNobuhiro Iwamatsu /* SEL_IIC4 [2] */
910*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2, 0,
911*badbb63cSNobuhiro Iwamatsu /* SEL_IIC3 [2] */
912*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
913*badbb63cSNobuhiro Iwamatsu /* SEL_SCIF3 [2] */
914*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
915*badbb63cSNobuhiro Iwamatsu /* SEL_IEB [2] */
916*badbb63cSNobuhiro Iwamatsu FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
917*badbb63cSNobuhiro Iwamatsu /* SEL_MMC [1] */
918*badbb63cSNobuhiro Iwamatsu FN_SEL_MMC_0, FN_SEL_MMC_1,
919*badbb63cSNobuhiro Iwamatsu /* SEL_SCIF5 [1] */
920*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
921*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
922*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
923*badbb63cSNobuhiro Iwamatsu /* SEL_IIC2 [2] */
924*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
925*badbb63cSNobuhiro Iwamatsu /* SEL_IIC1 [3] */
926*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
927*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC1_4,
928*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
929*badbb63cSNobuhiro Iwamatsu /* SEL_IIC0 [2] */
930*badbb63cSNobuhiro Iwamatsu FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
931*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
932*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
933*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
934*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
935*badbb63cSNobuhiro Iwamatsu /* RESEVED [1] */
936*badbb63cSNobuhiro Iwamatsu 0, 0, }
937*badbb63cSNobuhiro Iwamatsu },
938*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
939*badbb63cSNobuhiro Iwamatsu 3, 2, 2, 1, 1, 1, 1, 3, 2,
940*badbb63cSNobuhiro Iwamatsu 2, 3, 1, 1, 1, 2, 2, 2, 2) {
941*badbb63cSNobuhiro Iwamatsu /* SEL_SOF1 [3] */
942*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
943*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF1_4,
944*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
945*badbb63cSNobuhiro Iwamatsu /* SEL_HSCIF0 [2] */
946*badbb63cSNobuhiro Iwamatsu FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
947*badbb63cSNobuhiro Iwamatsu /* SEL_DIS [2] */
948*badbb63cSNobuhiro Iwamatsu FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
949*badbb63cSNobuhiro Iwamatsu /* RESEVED [1] */
950*badbb63cSNobuhiro Iwamatsu 0, 0,
951*badbb63cSNobuhiro Iwamatsu /* SEL_RAD [1] */
952*badbb63cSNobuhiro Iwamatsu FN_SEL_RAD_0, FN_SEL_RAD_1,
953*badbb63cSNobuhiro Iwamatsu /* SEL_RCN [1] */
954*badbb63cSNobuhiro Iwamatsu FN_SEL_RCN_0, FN_SEL_RCN_1,
955*badbb63cSNobuhiro Iwamatsu /* SEL_RSP [1] */
956*badbb63cSNobuhiro Iwamatsu FN_SEL_RSP_0, FN_SEL_RSP_1,
957*badbb63cSNobuhiro Iwamatsu /* SEL_SCIF2 [3] */
958*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
959*badbb63cSNobuhiro Iwamatsu FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
960*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
961*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
962*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
963*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
964*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
965*badbb63cSNobuhiro Iwamatsu /* SEL_SOF2 [3] */
966*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
967*badbb63cSNobuhiro Iwamatsu FN_SEL_SOF2_3, FN_SEL_SOF2_4,
968*badbb63cSNobuhiro Iwamatsu 0, 0, 0,
969*badbb63cSNobuhiro Iwamatsu /* RESEVED [1] */
970*badbb63cSNobuhiro Iwamatsu 0, 0,
971*badbb63cSNobuhiro Iwamatsu /* SEL_SSI1 [1] */
972*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI1_0, FN_SEL_SSI1_1,
973*badbb63cSNobuhiro Iwamatsu /* SEL_SSI0 [1] */
974*badbb63cSNobuhiro Iwamatsu FN_SEL_SSI0_0, FN_SEL_SSI0_1,
975*badbb63cSNobuhiro Iwamatsu /* SEL_SSP [2] */
976*badbb63cSNobuhiro Iwamatsu FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
977*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
978*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
979*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
980*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
981*badbb63cSNobuhiro Iwamatsu /* RESEVED [2] */
982*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0, }
983*badbb63cSNobuhiro Iwamatsu },
984*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("INOUTSEL0", 0xE6050004, 32, 1) { GP_INOUTSEL(0) } },
985*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("INOUTSEL1", 0xE6051004, 32, 1) {
986*badbb63cSNobuhiro Iwamatsu 0, 0,
987*badbb63cSNobuhiro Iwamatsu 0, 0,
988*badbb63cSNobuhiro Iwamatsu 0, 0,
989*badbb63cSNobuhiro Iwamatsu 0, 0,
990*badbb63cSNobuhiro Iwamatsu 0, 0,
991*badbb63cSNobuhiro Iwamatsu 0, 0,
992*badbb63cSNobuhiro Iwamatsu GP_1_25_IN, GP_1_25_OUT,
993*badbb63cSNobuhiro Iwamatsu GP_1_24_IN, GP_1_24_OUT,
994*badbb63cSNobuhiro Iwamatsu GP_1_23_IN, GP_1_23_OUT,
995*badbb63cSNobuhiro Iwamatsu GP_1_22_IN, GP_1_22_OUT,
996*badbb63cSNobuhiro Iwamatsu GP_1_21_IN, GP_1_21_OUT,
997*badbb63cSNobuhiro Iwamatsu GP_1_20_IN, GP_1_20_OUT,
998*badbb63cSNobuhiro Iwamatsu GP_1_19_IN, GP_1_19_OUT,
999*badbb63cSNobuhiro Iwamatsu GP_1_18_IN, GP_1_18_OUT,
1000*badbb63cSNobuhiro Iwamatsu GP_1_17_IN, GP_1_17_OUT,
1001*badbb63cSNobuhiro Iwamatsu GP_1_16_IN, GP_1_16_OUT,
1002*badbb63cSNobuhiro Iwamatsu GP_1_15_IN, GP_1_15_OUT,
1003*badbb63cSNobuhiro Iwamatsu GP_1_14_IN, GP_1_14_OUT,
1004*badbb63cSNobuhiro Iwamatsu GP_1_13_IN, GP_1_13_OUT,
1005*badbb63cSNobuhiro Iwamatsu GP_1_12_IN, GP_1_12_OUT,
1006*badbb63cSNobuhiro Iwamatsu GP_1_11_IN, GP_1_11_OUT,
1007*badbb63cSNobuhiro Iwamatsu GP_1_10_IN, GP_1_10_OUT,
1008*badbb63cSNobuhiro Iwamatsu GP_1_9_IN, GP_1_9_OUT,
1009*badbb63cSNobuhiro Iwamatsu GP_1_8_IN, GP_1_8_OUT,
1010*badbb63cSNobuhiro Iwamatsu GP_1_7_IN, GP_1_7_OUT,
1011*badbb63cSNobuhiro Iwamatsu GP_1_6_IN, GP_1_6_OUT,
1012*badbb63cSNobuhiro Iwamatsu GP_1_5_IN, GP_1_5_OUT,
1013*badbb63cSNobuhiro Iwamatsu GP_1_4_IN, GP_1_4_OUT,
1014*badbb63cSNobuhiro Iwamatsu GP_1_3_IN, GP_1_3_OUT,
1015*badbb63cSNobuhiro Iwamatsu GP_1_2_IN, GP_1_2_OUT,
1016*badbb63cSNobuhiro Iwamatsu GP_1_1_IN, GP_1_1_OUT,
1017*badbb63cSNobuhiro Iwamatsu GP_1_0_IN, GP_1_0_OUT, }
1018*badbb63cSNobuhiro Iwamatsu },
1019*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("INOUTSEL2", 0xE6052004, 32, 1) { GP_INOUTSEL(2) } },
1020*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("INOUTSEL3", 0xE6053004, 32, 1) { GP_INOUTSEL(3) } },
1021*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("INOUTSEL4", 0xE6054004, 32, 1) { GP_INOUTSEL(4) } },
1022*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("INOUTSEL5", 0xE6055004, 32, 1) { GP_INOUTSEL(5) } },
1023*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("INOUTSEL6", 0xE6055404, 32, 1) { GP_INOUTSEL(6) } },
1024*badbb63cSNobuhiro Iwamatsu { PINMUX_CFG_REG("INOUTSEL7", 0xE6055804, 32, 1) {
1025*badbb63cSNobuhiro Iwamatsu 0, 0,
1026*badbb63cSNobuhiro Iwamatsu 0, 0,
1027*badbb63cSNobuhiro Iwamatsu 0, 0,
1028*badbb63cSNobuhiro Iwamatsu 0, 0,
1029*badbb63cSNobuhiro Iwamatsu 0, 0,
1030*badbb63cSNobuhiro Iwamatsu 0, 0,
1031*badbb63cSNobuhiro Iwamatsu GP_7_25_IN, GP_7_25_OUT,
1032*badbb63cSNobuhiro Iwamatsu GP_7_24_IN, GP_7_24_OUT,
1033*badbb63cSNobuhiro Iwamatsu GP_7_23_IN, GP_7_23_OUT,
1034*badbb63cSNobuhiro Iwamatsu GP_7_22_IN, GP_7_22_OUT,
1035*badbb63cSNobuhiro Iwamatsu GP_7_21_IN, GP_7_21_OUT,
1036*badbb63cSNobuhiro Iwamatsu GP_7_20_IN, GP_7_20_OUT,
1037*badbb63cSNobuhiro Iwamatsu GP_7_19_IN, GP_7_19_OUT,
1038*badbb63cSNobuhiro Iwamatsu GP_7_18_IN, GP_7_18_OUT,
1039*badbb63cSNobuhiro Iwamatsu GP_7_17_IN, GP_7_17_OUT,
1040*badbb63cSNobuhiro Iwamatsu GP_7_16_IN, GP_7_16_OUT,
1041*badbb63cSNobuhiro Iwamatsu GP_7_15_IN, GP_7_15_OUT,
1042*badbb63cSNobuhiro Iwamatsu GP_7_14_IN, GP_7_14_OUT,
1043*badbb63cSNobuhiro Iwamatsu GP_7_13_IN, GP_7_13_OUT,
1044*badbb63cSNobuhiro Iwamatsu GP_7_12_IN, GP_7_12_OUT,
1045*badbb63cSNobuhiro Iwamatsu GP_7_11_IN, GP_7_11_OUT,
1046*badbb63cSNobuhiro Iwamatsu GP_7_10_IN, GP_7_10_OUT,
1047*badbb63cSNobuhiro Iwamatsu GP_7_9_IN, GP_7_9_OUT,
1048*badbb63cSNobuhiro Iwamatsu GP_7_8_IN, GP_7_8_OUT,
1049*badbb63cSNobuhiro Iwamatsu GP_7_7_IN, GP_7_7_OUT,
1050*badbb63cSNobuhiro Iwamatsu GP_7_6_IN, GP_7_6_OUT,
1051*badbb63cSNobuhiro Iwamatsu GP_7_5_IN, GP_7_5_OUT,
1052*badbb63cSNobuhiro Iwamatsu GP_7_4_IN, GP_7_4_OUT,
1053*badbb63cSNobuhiro Iwamatsu GP_7_3_IN, GP_7_3_OUT,
1054*badbb63cSNobuhiro Iwamatsu GP_7_2_IN, GP_7_2_OUT,
1055*badbb63cSNobuhiro Iwamatsu GP_7_1_IN, GP_7_1_OUT,
1056*badbb63cSNobuhiro Iwamatsu GP_7_0_IN, GP_7_0_OUT, }
1057*badbb63cSNobuhiro Iwamatsu },
1058*badbb63cSNobuhiro Iwamatsu { },
1059*badbb63cSNobuhiro Iwamatsu };
1060*badbb63cSNobuhiro Iwamatsu
1061*badbb63cSNobuhiro Iwamatsu static struct pinmux_data_reg pinmux_data_regs[] = {
1062*badbb63cSNobuhiro Iwamatsu { PINMUX_DATA_REG("INDT0", 0xE6050008, 32) { GP_INDT(0) } },
1063*badbb63cSNobuhiro Iwamatsu { PINMUX_DATA_REG("INDT1", 0xE6051008, 32) {
1064*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
1065*badbb63cSNobuhiro Iwamatsu 0, 0, GP_1_25_DATA, GP_1_24_DATA,
1066*badbb63cSNobuhiro Iwamatsu GP_1_23_DATA, GP_1_22_DATA, GP_1_21_DATA, GP_1_20_DATA,
1067*badbb63cSNobuhiro Iwamatsu GP_1_19_DATA, GP_1_18_DATA, GP_1_17_DATA, GP_1_16_DATA,
1068*badbb63cSNobuhiro Iwamatsu GP_1_15_DATA, GP_1_14_DATA, GP_1_13_DATA, GP_1_12_DATA,
1069*badbb63cSNobuhiro Iwamatsu GP_1_11_DATA, GP_1_10_DATA, GP_1_9_DATA, GP_1_8_DATA,
1070*badbb63cSNobuhiro Iwamatsu GP_1_7_DATA, GP_1_6_DATA, GP_1_5_DATA, GP_1_4_DATA,
1071*badbb63cSNobuhiro Iwamatsu GP_1_3_DATA, GP_1_2_DATA, GP_1_1_DATA, GP_1_0_DATA }
1072*badbb63cSNobuhiro Iwamatsu },
1073*badbb63cSNobuhiro Iwamatsu { PINMUX_DATA_REG("INDT2", 0xE6052008, 32) { GP_INDT(2) } },
1074*badbb63cSNobuhiro Iwamatsu { PINMUX_DATA_REG("INDT3", 0xE6053008, 32) { GP_INDT(3) } },
1075*badbb63cSNobuhiro Iwamatsu { PINMUX_DATA_REG("INDT4", 0xE6054008, 32) { GP_INDT(4) } },
1076*badbb63cSNobuhiro Iwamatsu { PINMUX_DATA_REG("INDT5", 0xE6055008, 32) { GP_INDT(5) } },
1077*badbb63cSNobuhiro Iwamatsu { PINMUX_DATA_REG("INDT6", 0xE6055408, 32) { GP_INDT(6) } },
1078*badbb63cSNobuhiro Iwamatsu { PINMUX_DATA_REG("INDT7", 0xE6055808, 32) {
1079*badbb63cSNobuhiro Iwamatsu 0, 0, 0, 0,
1080*badbb63cSNobuhiro Iwamatsu 0, 0, GP_7_25_DATA, GP_7_24_DATA,
1081*badbb63cSNobuhiro Iwamatsu GP_7_23_DATA, GP_7_22_DATA, GP_7_21_DATA, GP_7_20_DATA,
1082*badbb63cSNobuhiro Iwamatsu GP_7_19_DATA, GP_7_18_DATA, GP_7_17_DATA, GP_7_16_DATA,
1083*badbb63cSNobuhiro Iwamatsu GP_7_15_DATA, GP_7_14_DATA, GP_7_13_DATA, GP_7_12_DATA,
1084*badbb63cSNobuhiro Iwamatsu GP_7_11_DATA, GP_7_10_DATA, GP_7_9_DATA, GP_7_8_DATA,
1085*badbb63cSNobuhiro Iwamatsu GP_7_7_DATA, GP_7_6_DATA, GP_7_5_DATA, GP_7_4_DATA,
1086*badbb63cSNobuhiro Iwamatsu GP_7_3_DATA, GP_7_2_DATA, GP_7_1_DATA, GP_7_0_DATA }
1087*badbb63cSNobuhiro Iwamatsu },
1088*badbb63cSNobuhiro Iwamatsu { },
1089*badbb63cSNobuhiro Iwamatsu };
1090*badbb63cSNobuhiro Iwamatsu
1091*badbb63cSNobuhiro Iwamatsu static struct pinmux_info r8a7791_pinmux_info = {
1092*badbb63cSNobuhiro Iwamatsu .name = "r8a7791_pfc",
1093*badbb63cSNobuhiro Iwamatsu
1094*badbb63cSNobuhiro Iwamatsu .unlock_reg = 0xe6060000, /* PMMR */
1095*badbb63cSNobuhiro Iwamatsu
1096*badbb63cSNobuhiro Iwamatsu .reserved_id = PINMUX_RESERVED,
1097*badbb63cSNobuhiro Iwamatsu .data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
1098*badbb63cSNobuhiro Iwamatsu .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
1099*badbb63cSNobuhiro Iwamatsu .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
1100*badbb63cSNobuhiro Iwamatsu .mark = { PINMUX_MARK_BEGIN, PINMUX_MARK_END },
1101*badbb63cSNobuhiro Iwamatsu .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
1102*badbb63cSNobuhiro Iwamatsu
1103*badbb63cSNobuhiro Iwamatsu .first_gpio = GPIO_GP_0_0,
1104*badbb63cSNobuhiro Iwamatsu .last_gpio = GPIO_FN_MSIOF0_SCK_C /* GPIO_FN_CAN1_RX_B */,
1105*badbb63cSNobuhiro Iwamatsu
1106*badbb63cSNobuhiro Iwamatsu .gpios = pinmux_gpios,
1107*badbb63cSNobuhiro Iwamatsu .cfg_regs = pinmux_config_regs,
1108*badbb63cSNobuhiro Iwamatsu .data_regs = pinmux_data_regs,
1109*badbb63cSNobuhiro Iwamatsu
1110*badbb63cSNobuhiro Iwamatsu .gpio_data = pinmux_data,
1111*badbb63cSNobuhiro Iwamatsu .gpio_data_size = ARRAY_SIZE(pinmux_data),
1112*badbb63cSNobuhiro Iwamatsu };
1113*badbb63cSNobuhiro Iwamatsu
r8a7791_pinmux_init(void)1114*badbb63cSNobuhiro Iwamatsu void r8a7791_pinmux_init(void)
1115*badbb63cSNobuhiro Iwamatsu {
1116*badbb63cSNobuhiro Iwamatsu register_pinmux(&r8a7791_pinmux_info);
1117*badbb63cSNobuhiro Iwamatsu }
1118