13e93b4e6SMasahiro Yamada /* 23e93b4e6SMasahiro Yamada * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net> 33e93b4e6SMasahiro Yamada * 43e93b4e6SMasahiro Yamada * Based on original Kirkwood support which is 53e93b4e6SMasahiro Yamada * (C) Copyright 2009 63e93b4e6SMasahiro Yamada * Marvell Semiconductor <www.marvell.com> 73e93b4e6SMasahiro Yamada * Written-by: Prafulla Wadaskar <prafulla@marvell.com> 83e93b4e6SMasahiro Yamada * 93e93b4e6SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+ 103e93b4e6SMasahiro Yamada */ 113e93b4e6SMasahiro Yamada 123e93b4e6SMasahiro Yamada #include <common.h> 133e93b4e6SMasahiro Yamada #include <config.h> 143e93b4e6SMasahiro Yamada #include <asm/arch/cpu.h> 153e93b4e6SMasahiro Yamada 163e93b4e6SMasahiro Yamada DECLARE_GLOBAL_DATA_PTR; 173e93b4e6SMasahiro Yamada 183e93b4e6SMasahiro Yamada /* 193e93b4e6SMasahiro Yamada * orion5x_sdram_bar - reads SDRAM Base Address Register 203e93b4e6SMasahiro Yamada */ orion5x_sdram_bar(enum memory_bank bank)213e93b4e6SMasahiro Yamadau32 orion5x_sdram_bar(enum memory_bank bank) 223e93b4e6SMasahiro Yamada { 233e93b4e6SMasahiro Yamada struct orion5x_ddr_addr_decode_registers *winregs = 243e93b4e6SMasahiro Yamada (struct orion5x_ddr_addr_decode_registers *) 253e93b4e6SMasahiro Yamada ORION5X_DRAM_BASE; 263e93b4e6SMasahiro Yamada 273e93b4e6SMasahiro Yamada u32 result = 0; 283e93b4e6SMasahiro Yamada u32 enable = 0x01 & winregs[bank].size; 293e93b4e6SMasahiro Yamada 303e93b4e6SMasahiro Yamada if ((!enable) || (bank > BANK3)) 313e93b4e6SMasahiro Yamada return 0; 323e93b4e6SMasahiro Yamada 333e93b4e6SMasahiro Yamada result = winregs[bank].base; 343e93b4e6SMasahiro Yamada return result; 353e93b4e6SMasahiro Yamada } dram_init(void)363e93b4e6SMasahiro Yamadaint dram_init (void) 373e93b4e6SMasahiro Yamada { 383e93b4e6SMasahiro Yamada /* dram_init must store complete ramsize in gd->ram_size */ 393e93b4e6SMasahiro Yamada gd->ram_size = get_ram_size( 403e93b4e6SMasahiro Yamada (long *) orion5x_sdram_bar(0), 413e93b4e6SMasahiro Yamada CONFIG_MAX_RAM_BANK_SIZE); 423e93b4e6SMasahiro Yamada return 0; 433e93b4e6SMasahiro Yamada } 443e93b4e6SMasahiro Yamada dram_init_banksize(void)45*76b00acaSSimon Glassint dram_init_banksize(void) 463e93b4e6SMasahiro Yamada { 473e93b4e6SMasahiro Yamada int i; 483e93b4e6SMasahiro Yamada 493e93b4e6SMasahiro Yamada for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) { 503e93b4e6SMasahiro Yamada gd->bd->bi_dram[i].start = orion5x_sdram_bar(i); 513e93b4e6SMasahiro Yamada gd->bd->bi_dram[i].size = get_ram_size( 523e93b4e6SMasahiro Yamada (long *) (gd->bd->bi_dram[i].start), 533e93b4e6SMasahiro Yamada CONFIG_MAX_RAM_BANK_SIZE); 543e93b4e6SMasahiro Yamada } 55*76b00acaSSimon Glass 56*76b00acaSSimon Glass return 0; 573e93b4e6SMasahiro Yamada } 58