1983e3700STom Rini /*
2983e3700STom Rini *
3983e3700STom Rini * HW data initialization for OMAP4
4983e3700STom Rini *
5983e3700STom Rini * (C) Copyright 2013
6983e3700STom Rini * Texas Instruments, <www.ti.com>
7983e3700STom Rini *
8983e3700STom Rini * Sricharan R <r.sricharan@ti.com>
9983e3700STom Rini *
10983e3700STom Rini * SPDX-License-Identifier: GPL-2.0+
11983e3700STom Rini */
12983e3700STom Rini #include <common.h>
13983e3700STom Rini #include <asm/arch/omap.h>
14983e3700STom Rini #include <asm/arch/sys_proto.h>
15983e3700STom Rini #include <asm/omap_common.h>
16983e3700STom Rini #include <asm/arch/clock.h>
17983e3700STom Rini #include <asm/omap_gpio.h>
18983e3700STom Rini #include <asm/io.h>
19983e3700STom Rini
20983e3700STom Rini struct prcm_regs const **prcm =
21983e3700STom Rini (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
22983e3700STom Rini struct dplls const **dplls_data =
23983e3700STom Rini (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
24983e3700STom Rini struct vcores_data const **omap_vcores =
25983e3700STom Rini (struct vcores_data const **) OMAP_SRAM_SCRATCH_VCORES_PTR;
26983e3700STom Rini struct omap_sys_ctrl_regs const **ctrl =
27983e3700STom Rini (struct omap_sys_ctrl_regs const **)OMAP_SRAM_SCRATCH_SYS_CTRL;
28983e3700STom Rini
29983e3700STom Rini /*
30983e3700STom Rini * The M & N values in the following tables are created using the
31983e3700STom Rini * following tool:
32983e3700STom Rini * tools/omap/clocks_get_m_n.c
33983e3700STom Rini * Please use this tool for creating the table for any new frequency.
34983e3700STom Rini */
35983e3700STom Rini
36983e3700STom Rini /*
37983e3700STom Rini * dpll locked at 1400 MHz MPU clk at 700 MHz(OPP100) - DCC OFF
38983e3700STom Rini * OMAP4460 OPP_NOM frequency
39983e3700STom Rini */
40983e3700STom Rini static const struct dpll_params mpu_dpll_params_1400mhz[NUM_SYS_CLKS] = {
41983e3700STom Rini {175, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
42983e3700STom Rini {700, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
43983e3700STom Rini {125, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
44983e3700STom Rini {401, 10, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
45983e3700STom Rini {350, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
46983e3700STom Rini {700, 26, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
47983e3700STom Rini {638, 34, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
48983e3700STom Rini };
49983e3700STom Rini
50983e3700STom Rini /*
51983e3700STom Rini * dpll locked at 1600 MHz - MPU clk at 800 MHz(OPP Turbo 4430)
52983e3700STom Rini * OMAP4430 OPP_TURBO frequency
53983e3700STom Rini * OMAP4470 OPP_NOM frequency
54983e3700STom Rini */
55983e3700STom Rini static const struct dpll_params mpu_dpll_params_1600mhz[NUM_SYS_CLKS] = {
56983e3700STom Rini {200, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
57983e3700STom Rini {800, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
58983e3700STom Rini {619, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
59983e3700STom Rini {125, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
60983e3700STom Rini {400, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
61983e3700STom Rini {800, 26, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
62983e3700STom Rini {125, 5, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
63983e3700STom Rini };
64983e3700STom Rini
65983e3700STom Rini /*
66983e3700STom Rini * dpll locked at 1200 MHz - MPU clk at 600 MHz
67983e3700STom Rini * OMAP4430 OPP_NOM frequency
68983e3700STom Rini */
69983e3700STom Rini static const struct dpll_params mpu_dpll_params_1200mhz[NUM_SYS_CLKS] = {
70983e3700STom Rini {50, 0, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
71983e3700STom Rini {600, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
72983e3700STom Rini {250, 6, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
73983e3700STom Rini {125, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
74983e3700STom Rini {300, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
75983e3700STom Rini {200, 8, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
76983e3700STom Rini {125, 7, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
77983e3700STom Rini };
78983e3700STom Rini
79983e3700STom Rini /* OMAP4460 OPP_NOM frequency */
80983e3700STom Rini /* OMAP4470 OPP_NOM (Low Power) frequency */
81983e3700STom Rini static const struct dpll_params core_dpll_params_1600mhz[NUM_SYS_CLKS] = {
82983e3700STom Rini {200, 2, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
83983e3700STom Rini {800, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
84983e3700STom Rini {619, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
85983e3700STom Rini {125, 2, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
86983e3700STom Rini {400, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
87983e3700STom Rini {800, 26, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
88983e3700STom Rini {125, 5, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
89983e3700STom Rini };
90983e3700STom Rini
91983e3700STom Rini /* OMAP4430 ES1 OPP_NOM frequency */
92983e3700STom Rini static const struct dpll_params core_dpll_params_es1_1524mhz[NUM_SYS_CLKS] = {
93983e3700STom Rini {127, 1, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
94983e3700STom Rini {762, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
95983e3700STom Rini {635, 13, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
96983e3700STom Rini {635, 15, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
97983e3700STom Rini {381, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
98983e3700STom Rini {254, 8, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
99983e3700STom Rini {496, 24, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
100983e3700STom Rini };
101983e3700STom Rini
102983e3700STom Rini /* OMAP4430 ES2.X OPP_NOM frequency */
103983e3700STom Rini static const struct dpll_params
104983e3700STom Rini core_dpll_params_es2_1600mhz_ddr200mhz[NUM_SYS_CLKS] = {
105983e3700STom Rini {200, 2, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
106983e3700STom Rini {800, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
107983e3700STom Rini {619, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
108983e3700STom Rini {125, 2, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
109983e3700STom Rini {400, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
110983e3700STom Rini {800, 26, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
111983e3700STom Rini {125, 5, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
112983e3700STom Rini };
113983e3700STom Rini
114983e3700STom Rini static const struct dpll_params per_dpll_params_1536mhz[NUM_SYS_CLKS] = {
115983e3700STom Rini {64, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 12 MHz */
116983e3700STom Rini {768, 12, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 13 MHz */
117983e3700STom Rini {320, 6, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 16.8 MHz */
118983e3700STom Rini {40, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 19.2 MHz */
119983e3700STom Rini {384, 12, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 26 MHz */
120983e3700STom Rini {256, 8, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 27 MHz */
121983e3700STom Rini {20, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1} /* 38.4 MHz */
122983e3700STom Rini };
123983e3700STom Rini
124983e3700STom Rini static const struct dpll_params iva_dpll_params_1862mhz[NUM_SYS_CLKS] = {
125983e3700STom Rini {931, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
126983e3700STom Rini {931, 12, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
127983e3700STom Rini {665, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
128983e3700STom Rini {727, 14, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
129983e3700STom Rini {931, 25, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
130983e3700STom Rini {931, 26, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
131983e3700STom Rini {291, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
132983e3700STom Rini };
133983e3700STom Rini
134983e3700STom Rini /* ABE M & N values with sys_clk as source */
135*584a69cbSLokesh Vutla #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
136983e3700STom Rini static const struct dpll_params
137983e3700STom Rini abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
138983e3700STom Rini {49, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
139983e3700STom Rini {68, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
140983e3700STom Rini {35, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
141983e3700STom Rini {46, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
142983e3700STom Rini {34, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
143983e3700STom Rini {29, 7, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
144983e3700STom Rini {64, 24, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
145983e3700STom Rini };
146*584a69cbSLokesh Vutla #else
147983e3700STom Rini /* ABE M & N values with 32K clock as source */
148983e3700STom Rini static const struct dpll_params abe_dpll_params_32k_196608khz = {
149983e3700STom Rini 750, 0, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1
150983e3700STom Rini };
151*584a69cbSLokesh Vutla #endif
152983e3700STom Rini
153983e3700STom Rini static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
154983e3700STom Rini {80, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
155983e3700STom Rini {960, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
156983e3700STom Rini {400, 6, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
157983e3700STom Rini {50, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
158983e3700STom Rini {480, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
159983e3700STom Rini {320, 8, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
160983e3700STom Rini {25, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
161983e3700STom Rini };
162983e3700STom Rini
163983e3700STom Rini struct dplls omap4430_dplls_es1 = {
164983e3700STom Rini .mpu = mpu_dpll_params_1200mhz,
165983e3700STom Rini .core = core_dpll_params_es1_1524mhz,
166983e3700STom Rini .per = per_dpll_params_1536mhz,
167983e3700STom Rini .iva = iva_dpll_params_1862mhz,
168983e3700STom Rini #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
169983e3700STom Rini .abe = abe_dpll_params_sysclk_196608khz,
170983e3700STom Rini #else
171983e3700STom Rini .abe = &abe_dpll_params_32k_196608khz,
172983e3700STom Rini #endif
173983e3700STom Rini .usb = usb_dpll_params_1920mhz,
174983e3700STom Rini .ddr = NULL
175983e3700STom Rini };
176983e3700STom Rini
177983e3700STom Rini struct dplls omap4430_dplls_es20 = {
178983e3700STom Rini .mpu = mpu_dpll_params_1200mhz,
179983e3700STom Rini .core = core_dpll_params_es2_1600mhz_ddr200mhz,
180983e3700STom Rini .per = per_dpll_params_1536mhz,
181983e3700STom Rini .iva = iva_dpll_params_1862mhz,
182983e3700STom Rini #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
183983e3700STom Rini .abe = abe_dpll_params_sysclk_196608khz,
184983e3700STom Rini #else
185983e3700STom Rini .abe = &abe_dpll_params_32k_196608khz,
186983e3700STom Rini #endif
187983e3700STom Rini .usb = usb_dpll_params_1920mhz,
188983e3700STom Rini .ddr = NULL
189983e3700STom Rini };
190983e3700STom Rini
191983e3700STom Rini struct dplls omap4430_dplls = {
192983e3700STom Rini .mpu = mpu_dpll_params_1200mhz,
193983e3700STom Rini .core = core_dpll_params_1600mhz,
194983e3700STom Rini .per = per_dpll_params_1536mhz,
195983e3700STom Rini .iva = iva_dpll_params_1862mhz,
196983e3700STom Rini #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
197983e3700STom Rini .abe = abe_dpll_params_sysclk_196608khz,
198983e3700STom Rini #else
199983e3700STom Rini .abe = &abe_dpll_params_32k_196608khz,
200983e3700STom Rini #endif
201983e3700STom Rini .usb = usb_dpll_params_1920mhz,
202983e3700STom Rini .ddr = NULL
203983e3700STom Rini };
204983e3700STom Rini
205983e3700STom Rini struct dplls omap4460_dplls = {
206983e3700STom Rini .mpu = mpu_dpll_params_1400mhz,
207983e3700STom Rini .core = core_dpll_params_1600mhz,
208983e3700STom Rini .per = per_dpll_params_1536mhz,
209983e3700STom Rini .iva = iva_dpll_params_1862mhz,
210983e3700STom Rini #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
211983e3700STom Rini .abe = abe_dpll_params_sysclk_196608khz,
212983e3700STom Rini #else
213983e3700STom Rini .abe = &abe_dpll_params_32k_196608khz,
214983e3700STom Rini #endif
215983e3700STom Rini .usb = usb_dpll_params_1920mhz,
216983e3700STom Rini .ddr = NULL
217983e3700STom Rini };
218983e3700STom Rini
219983e3700STom Rini struct dplls omap4470_dplls = {
220983e3700STom Rini .mpu = mpu_dpll_params_1600mhz,
221983e3700STom Rini .core = core_dpll_params_1600mhz,
222983e3700STom Rini .per = per_dpll_params_1536mhz,
223983e3700STom Rini .iva = iva_dpll_params_1862mhz,
224983e3700STom Rini #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
225983e3700STom Rini .abe = abe_dpll_params_sysclk_196608khz,
226983e3700STom Rini #else
227983e3700STom Rini .abe = &abe_dpll_params_32k_196608khz,
228983e3700STom Rini #endif
229983e3700STom Rini .usb = usb_dpll_params_1920mhz,
230983e3700STom Rini .ddr = NULL
231983e3700STom Rini };
232983e3700STom Rini
233983e3700STom Rini struct pmic_data twl6030_4430es1 = {
234983e3700STom Rini .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV,
235983e3700STom Rini .step = 12660, /* 12.66 mV represented in uV */
236983e3700STom Rini /* The code starts at 1 not 0 */
237983e3700STom Rini .start_code = 1,
238983e3700STom Rini .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
239983e3700STom Rini .pmic_bus_init = sri2c_init,
240983e3700STom Rini .pmic_write = omap_vc_bypass_send_value,
241983e3700STom Rini };
242983e3700STom Rini
243983e3700STom Rini /* twl6030 struct is used for TWL6030 and TWL6032 PMIC */
244983e3700STom Rini struct pmic_data twl6030 = {
245983e3700STom Rini .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV,
246983e3700STom Rini .step = 12660, /* 12.66 mV represented in uV */
247983e3700STom Rini /* The code starts at 1 not 0 */
248983e3700STom Rini .start_code = 1,
249983e3700STom Rini .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
250983e3700STom Rini .pmic_bus_init = sri2c_init,
251983e3700STom Rini .pmic_write = omap_vc_bypass_send_value,
252983e3700STom Rini };
253983e3700STom Rini
254983e3700STom Rini struct pmic_data tps62361 = {
255983e3700STom Rini .base_offset = TPS62361_BASE_VOLT_MV,
256983e3700STom Rini .step = 10000, /* 10 mV represented in uV */
257983e3700STom Rini .start_code = 0,
258983e3700STom Rini .gpio = TPS62361_VSEL0_GPIO,
259983e3700STom Rini .gpio_en = 1,
260983e3700STom Rini .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
261983e3700STom Rini .pmic_bus_init = sri2c_init,
262983e3700STom Rini .pmic_write = omap_vc_bypass_send_value,
263983e3700STom Rini };
264983e3700STom Rini
265983e3700STom Rini struct vcores_data omap4430_volts_es1 = {
266beb71279SLokesh Vutla .mpu.value[OPP_NOM] = 1325,
267983e3700STom Rini .mpu.addr = SMPS_REG_ADDR_VCORE1,
268983e3700STom Rini .mpu.pmic = &twl6030_4430es1,
269983e3700STom Rini
270beb71279SLokesh Vutla .core.value[OPP_NOM] = 1200,
271983e3700STom Rini .core.addr = SMPS_REG_ADDR_VCORE3,
272983e3700STom Rini .core.pmic = &twl6030_4430es1,
273983e3700STom Rini
274beb71279SLokesh Vutla .mm.value[OPP_NOM] = 1200,
275983e3700STom Rini .mm.addr = SMPS_REG_ADDR_VCORE2,
276983e3700STom Rini .mm.pmic = &twl6030_4430es1,
277983e3700STom Rini };
278983e3700STom Rini
279983e3700STom Rini struct vcores_data omap4430_volts = {
280beb71279SLokesh Vutla .mpu.value[OPP_NOM] = 1325,
281983e3700STom Rini .mpu.addr = SMPS_REG_ADDR_VCORE1,
282983e3700STom Rini .mpu.pmic = &twl6030,
283983e3700STom Rini
284beb71279SLokesh Vutla .core.value[OPP_NOM] = 1200,
285983e3700STom Rini .core.addr = SMPS_REG_ADDR_VCORE3,
286983e3700STom Rini .core.pmic = &twl6030,
287983e3700STom Rini
288beb71279SLokesh Vutla .mm.value[OPP_NOM] = 1200,
289983e3700STom Rini .mm.addr = SMPS_REG_ADDR_VCORE2,
290983e3700STom Rini .mm.pmic = &twl6030,
291983e3700STom Rini };
292983e3700STom Rini
293983e3700STom Rini struct vcores_data omap4460_volts = {
294beb71279SLokesh Vutla .mpu.value[OPP_NOM] = 1203,
295983e3700STom Rini .mpu.addr = TPS62361_REG_ADDR_SET1,
296983e3700STom Rini .mpu.pmic = &tps62361,
297983e3700STom Rini
298beb71279SLokesh Vutla .core.value[OPP_NOM] = 1200,
299983e3700STom Rini .core.addr = SMPS_REG_ADDR_VCORE1,
300983e3700STom Rini .core.pmic = &twl6030,
301983e3700STom Rini
302beb71279SLokesh Vutla .mm.value[OPP_NOM] = 1200,
303983e3700STom Rini .mm.addr = SMPS_REG_ADDR_VCORE2,
304983e3700STom Rini .mm.pmic = &twl6030,
305983e3700STom Rini };
306983e3700STom Rini
307983e3700STom Rini /*
308983e3700STom Rini * Take closest integer part of the mV value corresponding to a TWL6032 SMPS
309983e3700STom Rini * voltage selection code. Aligned with OMAP4470 ES1.0 OCA V.0.7.
310983e3700STom Rini */
311983e3700STom Rini struct vcores_data omap4470_volts = {
312beb71279SLokesh Vutla .mpu.value[OPP_NOM] = 1202,
313983e3700STom Rini .mpu.addr = SMPS_REG_ADDR_SMPS1,
314983e3700STom Rini .mpu.pmic = &twl6030,
315983e3700STom Rini
316beb71279SLokesh Vutla .core.value[OPP_NOM] = 1126,
317983e3700STom Rini .core.addr = SMPS_REG_ADDR_SMPS2,
318983e3700STom Rini .core.pmic = &twl6030,
319983e3700STom Rini
320beb71279SLokesh Vutla .mm.value[OPP_NOM] = 1139,
321983e3700STom Rini .mm.addr = SMPS_REG_ADDR_SMPS5,
322983e3700STom Rini .mm.pmic = &twl6030,
323983e3700STom Rini };
324983e3700STom Rini
325983e3700STom Rini /*
326983e3700STom Rini * Enable essential clock domains, modules and
327983e3700STom Rini * do some additional special settings needed
328983e3700STom Rini */
enable_basic_clocks(void)329983e3700STom Rini void enable_basic_clocks(void)
330983e3700STom Rini {
331983e3700STom Rini u32 const clk_domains_essential[] = {
332983e3700STom Rini (*prcm)->cm_l4per_clkstctrl,
333983e3700STom Rini (*prcm)->cm_l3init_clkstctrl,
334983e3700STom Rini (*prcm)->cm_memif_clkstctrl,
335983e3700STom Rini (*prcm)->cm_l4cfg_clkstctrl,
336983e3700STom Rini 0
337983e3700STom Rini };
338983e3700STom Rini
339983e3700STom Rini u32 const clk_modules_hw_auto_essential[] = {
340983e3700STom Rini (*prcm)->cm_l3_gpmc_clkctrl,
341983e3700STom Rini (*prcm)->cm_memif_emif_1_clkctrl,
342983e3700STom Rini (*prcm)->cm_memif_emif_2_clkctrl,
343983e3700STom Rini (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
344983e3700STom Rini (*prcm)->cm_wkup_gpio1_clkctrl,
345983e3700STom Rini (*prcm)->cm_l4per_gpio2_clkctrl,
346983e3700STom Rini (*prcm)->cm_l4per_gpio3_clkctrl,
347983e3700STom Rini (*prcm)->cm_l4per_gpio4_clkctrl,
348983e3700STom Rini (*prcm)->cm_l4per_gpio5_clkctrl,
349983e3700STom Rini (*prcm)->cm_l4per_gpio6_clkctrl,
350983e3700STom Rini 0
351983e3700STom Rini };
352983e3700STom Rini
353983e3700STom Rini u32 const clk_modules_explicit_en_essential[] = {
354983e3700STom Rini (*prcm)->cm_wkup_gptimer1_clkctrl,
355983e3700STom Rini (*prcm)->cm_l3init_hsmmc1_clkctrl,
356983e3700STom Rini (*prcm)->cm_l3init_hsmmc2_clkctrl,
357983e3700STom Rini (*prcm)->cm_l4per_gptimer2_clkctrl,
358983e3700STom Rini (*prcm)->cm_wkup_wdtimer2_clkctrl,
359983e3700STom Rini (*prcm)->cm_l4per_uart3_clkctrl,
360983e3700STom Rini (*prcm)->cm_l4per_i2c1_clkctrl,
361983e3700STom Rini (*prcm)->cm_l4per_i2c2_clkctrl,
362983e3700STom Rini (*prcm)->cm_l4per_i2c3_clkctrl,
363983e3700STom Rini (*prcm)->cm_l4per_i2c4_clkctrl,
364983e3700STom Rini 0
365983e3700STom Rini };
366983e3700STom Rini
367983e3700STom Rini /* Enable optional additional functional clock for GPIO4 */
368983e3700STom Rini setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
369983e3700STom Rini GPIO4_CLKCTRL_OPTFCLKEN_MASK);
370983e3700STom Rini
371983e3700STom Rini /* Enable 96 MHz clock for MMC1 & MMC2 */
372983e3700STom Rini setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
373983e3700STom Rini HSMMC_CLKCTRL_CLKSEL_MASK);
374983e3700STom Rini setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
375983e3700STom Rini HSMMC_CLKCTRL_CLKSEL_MASK);
376983e3700STom Rini
377983e3700STom Rini /* Select 32KHz clock as the source of GPTIMER1 */
378983e3700STom Rini setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
379983e3700STom Rini GPTIMER1_CLKCTRL_CLKSEL_MASK);
380983e3700STom Rini
381983e3700STom Rini /* Enable optional 48M functional clock for USB PHY */
382983e3700STom Rini setbits_le32((*prcm)->cm_l3init_usbphy_clkctrl,
383983e3700STom Rini USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK);
384983e3700STom Rini
385983e3700STom Rini /* Enable 32 KHz clock for USB PHY */
386983e3700STom Rini setbits_le32((*prcm)->cm_coreaon_usb_phy1_core_clkctrl,
387983e3700STom Rini USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
388983e3700STom Rini
389983e3700STom Rini do_enable_clocks(clk_domains_essential,
390983e3700STom Rini clk_modules_hw_auto_essential,
391983e3700STom Rini clk_modules_explicit_en_essential,
392983e3700STom Rini 1);
393983e3700STom Rini }
394983e3700STom Rini
enable_basic_uboot_clocks(void)395983e3700STom Rini void enable_basic_uboot_clocks(void)
396983e3700STom Rini {
397983e3700STom Rini u32 const clk_domains_essential[] = {
398983e3700STom Rini 0
399983e3700STom Rini };
400983e3700STom Rini
401983e3700STom Rini u32 const clk_modules_hw_auto_essential[] = {
402983e3700STom Rini (*prcm)->cm_l3init_hsusbotg_clkctrl,
403983e3700STom Rini (*prcm)->cm_l3init_usbphy_clkctrl,
404983e3700STom Rini (*prcm)->cm_clksel_usb_60mhz,
405983e3700STom Rini (*prcm)->cm_l3init_hsusbtll_clkctrl,
406983e3700STom Rini 0
407983e3700STom Rini };
408983e3700STom Rini
409983e3700STom Rini u32 const clk_modules_explicit_en_essential[] = {
410983e3700STom Rini (*prcm)->cm_l4per_mcspi1_clkctrl,
411983e3700STom Rini (*prcm)->cm_l3init_hsusbhost_clkctrl,
412983e3700STom Rini 0
413983e3700STom Rini };
414983e3700STom Rini
415983e3700STom Rini do_enable_clocks(clk_domains_essential,
416983e3700STom Rini clk_modules_hw_auto_essential,
417983e3700STom Rini clk_modules_explicit_en_essential,
418983e3700STom Rini 1);
419983e3700STom Rini }
420983e3700STom Rini
hw_data_init(void)421983e3700STom Rini void hw_data_init(void)
422983e3700STom Rini {
423983e3700STom Rini u32 omap_rev = omap_revision();
424983e3700STom Rini
425983e3700STom Rini (*prcm) = &omap4_prcm;
426983e3700STom Rini
427983e3700STom Rini switch (omap_rev) {
428983e3700STom Rini
429983e3700STom Rini case OMAP4430_ES1_0:
430983e3700STom Rini *dplls_data = &omap4430_dplls_es1;
431983e3700STom Rini *omap_vcores = &omap4430_volts_es1;
432983e3700STom Rini break;
433983e3700STom Rini
434983e3700STom Rini case OMAP4430_ES2_0:
435983e3700STom Rini *dplls_data = &omap4430_dplls_es20;
436983e3700STom Rini *omap_vcores = &omap4430_volts;
437983e3700STom Rini break;
438983e3700STom Rini
439983e3700STom Rini case OMAP4430_ES2_1:
440983e3700STom Rini case OMAP4430_ES2_2:
441983e3700STom Rini case OMAP4430_ES2_3:
442983e3700STom Rini *dplls_data = &omap4430_dplls;
443983e3700STom Rini *omap_vcores = &omap4430_volts;
444983e3700STom Rini break;
445983e3700STom Rini
446983e3700STom Rini case OMAP4460_ES1_0:
447983e3700STom Rini case OMAP4460_ES1_1:
448983e3700STom Rini *dplls_data = &omap4460_dplls;
449983e3700STom Rini *omap_vcores = &omap4460_volts;
450983e3700STom Rini break;
451983e3700STom Rini
452983e3700STom Rini case OMAP4470_ES1_0:
453983e3700STom Rini *dplls_data = &omap4470_dplls;
454983e3700STom Rini *omap_vcores = &omap4470_volts;
455983e3700STom Rini break;
456983e3700STom Rini
457983e3700STom Rini default:
458983e3700STom Rini printf("\n INVALID OMAP REVISION ");
459983e3700STom Rini }
460983e3700STom Rini
461983e3700STom Rini *ctrl = &omap4_ctrl;
462983e3700STom Rini }
463