1983e3700STom Rini /*
2983e3700STom Rini * (C) Copyright 2008
3983e3700STom Rini * Texas Instruments, <www.ti.com>
4983e3700STom Rini *
5983e3700STom Rini * Author :
6983e3700STom Rini * Manikandan Pillai <mani.pillai@ti.com>
7983e3700STom Rini *
8983e3700STom Rini * Derived from Beagle Board and 3430 SDP code by
9983e3700STom Rini * Richard Woodruff <r-woodruff2@ti.com>
10983e3700STom Rini * Syed Mohammed Khasim <khasim@ti.com>
11983e3700STom Rini *
12983e3700STom Rini * SPDX-License-Identifier: GPL-2.0+
13983e3700STom Rini */
14983e3700STom Rini
15983e3700STom Rini #include <common.h>
16983e3700STom Rini #include <asm/io.h>
17983e3700STom Rini #include <asm/arch/mem.h> /* get mem tables */
18983e3700STom Rini #include <asm/arch/sys_proto.h>
19983e3700STom Rini #include <asm/bootm.h>
20*00bbe96eSSemen Protsenko #include <asm/omap_common.h>
21983e3700STom Rini
22983e3700STom Rini #include <i2c.h>
23983e3700STom Rini #include <linux/compiler.h>
24983e3700STom Rini
25983e3700STom Rini extern omap3_sysinfo sysinfo;
26983e3700STom Rini static struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
27983e3700STom Rini
28983e3700STom Rini #ifdef CONFIG_DISPLAY_CPUINFO
29983e3700STom Rini static char *rev_s[CPU_3XX_MAX_REV] = {
30983e3700STom Rini "1.0",
31983e3700STom Rini "2.0",
32983e3700STom Rini "2.1",
33983e3700STom Rini "3.0",
34983e3700STom Rini "3.1",
35983e3700STom Rini "UNKNOWN",
36983e3700STom Rini "UNKNOWN",
37983e3700STom Rini "3.1.2"};
38983e3700STom Rini
39983e3700STom Rini /* this is the revision table for 37xx CPUs */
40983e3700STom Rini static char *rev_s_37xx[CPU_37XX_MAX_REV] = {
41983e3700STom Rini "1.0",
42983e3700STom Rini "1.1",
43983e3700STom Rini "1.2"};
44983e3700STom Rini #endif /* CONFIG_DISPLAY_CPUINFO */
45983e3700STom Rini
omap_die_id(unsigned int * die_id)46983e3700STom Rini void omap_die_id(unsigned int *die_id)
47983e3700STom Rini {
48983e3700STom Rini struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
49983e3700STom Rini
50983e3700STom Rini die_id[0] = readl(&id_base->die_id_0);
51983e3700STom Rini die_id[1] = readl(&id_base->die_id_1);
52983e3700STom Rini die_id[2] = readl(&id_base->die_id_2);
53983e3700STom Rini die_id[3] = readl(&id_base->die_id_3);
54983e3700STom Rini }
55983e3700STom Rini
56983e3700STom Rini /******************************************
57983e3700STom Rini * get_cpu_type(void) - extract cpu info
58983e3700STom Rini ******************************************/
get_cpu_type(void)59983e3700STom Rini u32 get_cpu_type(void)
60983e3700STom Rini {
61983e3700STom Rini return readl(&ctrl_base->ctrl_omap_stat);
62983e3700STom Rini }
63983e3700STom Rini
64983e3700STom Rini /******************************************
65983e3700STom Rini * get_cpu_id(void) - extract cpu id
66983e3700STom Rini * returns 0 for ES1.0, cpuid otherwise
67983e3700STom Rini ******************************************/
get_cpu_id(void)68983e3700STom Rini u32 get_cpu_id(void)
69983e3700STom Rini {
70983e3700STom Rini struct ctrl_id *id_base;
71983e3700STom Rini u32 cpuid = 0;
72983e3700STom Rini
73983e3700STom Rini /*
74983e3700STom Rini * On ES1.0 the IDCODE register is not exposed on L4
75983e3700STom Rini * so using CPU ID to differentiate between ES1.0 and > ES1.0.
76983e3700STom Rini */
77983e3700STom Rini __asm__ __volatile__("mrc p15, 0, %0, c0, c0, 0":"=r"(cpuid));
78983e3700STom Rini if ((cpuid & 0xf) == 0x0) {
79983e3700STom Rini return 0;
80983e3700STom Rini } else {
81983e3700STom Rini /* Decode the IDs on > ES1.0 */
82983e3700STom Rini id_base = (struct ctrl_id *) OMAP34XX_ID_L4_IO_BASE;
83983e3700STom Rini
84983e3700STom Rini cpuid = readl(&id_base->idcode);
85983e3700STom Rini }
86983e3700STom Rini
87983e3700STom Rini return cpuid;
88983e3700STom Rini }
89983e3700STom Rini
90983e3700STom Rini /******************************************
91983e3700STom Rini * get_cpu_family(void) - extract cpu info
92983e3700STom Rini ******************************************/
get_cpu_family(void)93983e3700STom Rini u32 get_cpu_family(void)
94983e3700STom Rini {
95983e3700STom Rini u16 hawkeye;
96983e3700STom Rini u32 cpu_family;
97983e3700STom Rini u32 cpuid = get_cpu_id();
98983e3700STom Rini
99983e3700STom Rini if (cpuid == 0)
100983e3700STom Rini return CPU_OMAP34XX;
101983e3700STom Rini
102983e3700STom Rini hawkeye = (cpuid >> HAWKEYE_SHIFT) & 0xffff;
103983e3700STom Rini switch (hawkeye) {
104983e3700STom Rini case HAWKEYE_OMAP34XX:
105983e3700STom Rini cpu_family = CPU_OMAP34XX;
106983e3700STom Rini break;
107983e3700STom Rini case HAWKEYE_AM35XX:
108983e3700STom Rini cpu_family = CPU_AM35XX;
109983e3700STom Rini break;
110983e3700STom Rini case HAWKEYE_OMAP36XX:
111983e3700STom Rini cpu_family = CPU_OMAP36XX;
112983e3700STom Rini break;
113983e3700STom Rini default:
114983e3700STom Rini cpu_family = CPU_OMAP34XX;
115983e3700STom Rini }
116983e3700STom Rini
117983e3700STom Rini return cpu_family;
118983e3700STom Rini }
119983e3700STom Rini
120983e3700STom Rini /******************************************
121983e3700STom Rini * get_cpu_rev(void) - extract version info
122983e3700STom Rini ******************************************/
get_cpu_rev(void)123983e3700STom Rini u32 get_cpu_rev(void)
124983e3700STom Rini {
125983e3700STom Rini u32 cpuid = get_cpu_id();
126983e3700STom Rini
127983e3700STom Rini if (cpuid == 0)
128983e3700STom Rini return CPU_3XX_ES10;
129983e3700STom Rini else
130983e3700STom Rini return (cpuid >> CPU_3XX_ID_SHIFT) & 0xf;
131983e3700STom Rini }
132983e3700STom Rini
133983e3700STom Rini /*****************************************************************
134983e3700STom Rini * get_sku_id(void) - read sku_id to get info on max clock rate
135983e3700STom Rini *****************************************************************/
get_sku_id(void)136983e3700STom Rini u32 get_sku_id(void)
137983e3700STom Rini {
138983e3700STom Rini struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
139983e3700STom Rini return readl(&id_base->sku_id) & SKUID_CLK_MASK;
140983e3700STom Rini }
141983e3700STom Rini
142983e3700STom Rini /***************************************************************************
143983e3700STom Rini * get_gpmc0_base() - Return current address hardware will be
144983e3700STom Rini * fetching from. The below effectively gives what is correct, its a bit
145983e3700STom Rini * mis-leading compared to the TRM. For the most general case the mask
146983e3700STom Rini * needs to be also taken into account this does work in practice.
147983e3700STom Rini * - for u-boot we currently map:
148983e3700STom Rini * -- 0 to nothing,
149983e3700STom Rini * -- 4 to flash
150983e3700STom Rini * -- 8 to enent
151983e3700STom Rini * -- c to wifi
152983e3700STom Rini ****************************************************************************/
get_gpmc0_base(void)153983e3700STom Rini u32 get_gpmc0_base(void)
154983e3700STom Rini {
155983e3700STom Rini u32 b;
156983e3700STom Rini
157983e3700STom Rini b = readl(&gpmc_cfg->cs[0].config7);
158983e3700STom Rini b &= 0x1F; /* keep base [5:0] */
159983e3700STom Rini b = b << 24; /* ret 0x0b000000 */
160983e3700STom Rini return b;
161983e3700STom Rini }
162983e3700STom Rini
163983e3700STom Rini /*******************************************************************
164983e3700STom Rini * get_gpmc0_width() - See if bus is in x8 or x16 (mainly for nand)
165983e3700STom Rini *******************************************************************/
get_gpmc0_width(void)166983e3700STom Rini u32 get_gpmc0_width(void)
167983e3700STom Rini {
168983e3700STom Rini return WIDTH_16BIT;
169983e3700STom Rini }
170983e3700STom Rini
171983e3700STom Rini /*************************************************************************
172983e3700STom Rini * get_board_rev() - setup to pass kernel board revision information
173983e3700STom Rini * returns:(bit[0-3] sub version, higher bit[7-4] is higher version)
174983e3700STom Rini *************************************************************************/
175983e3700STom Rini #ifdef CONFIG_REVISION_TAG
get_board_rev(void)176983e3700STom Rini u32 __weak get_board_rev(void)
177983e3700STom Rini {
178983e3700STom Rini return 0x20;
179983e3700STom Rini }
180983e3700STom Rini #endif
181983e3700STom Rini
182983e3700STom Rini /********************************************************
183983e3700STom Rini * get_base(); get upper addr of current execution
184983e3700STom Rini *******************************************************/
get_base(void)185983e3700STom Rini static u32 get_base(void)
186983e3700STom Rini {
187983e3700STom Rini u32 val;
188983e3700STom Rini
189983e3700STom Rini __asm__ __volatile__("mov %0, pc \n":"=r"(val)::"memory");
190983e3700STom Rini val &= 0xF0000000;
191983e3700STom Rini val >>= 28;
192983e3700STom Rini return val;
193983e3700STom Rini }
194983e3700STom Rini
195983e3700STom Rini /********************************************************
196983e3700STom Rini * is_running_in_flash() - tell if currently running in
197983e3700STom Rini * FLASH.
198983e3700STom Rini *******************************************************/
is_running_in_flash(void)199983e3700STom Rini u32 is_running_in_flash(void)
200983e3700STom Rini {
201983e3700STom Rini if (get_base() < 4)
202983e3700STom Rini return 1; /* in FLASH */
203983e3700STom Rini
204983e3700STom Rini return 0; /* running in SRAM or SDRAM */
205983e3700STom Rini }
206983e3700STom Rini
207983e3700STom Rini /********************************************************
208983e3700STom Rini * is_running_in_sram() - tell if currently running in
209983e3700STom Rini * SRAM.
210983e3700STom Rini *******************************************************/
is_running_in_sram(void)211983e3700STom Rini u32 is_running_in_sram(void)
212983e3700STom Rini {
213983e3700STom Rini if (get_base() == 4)
214983e3700STom Rini return 1; /* in SRAM */
215983e3700STom Rini
216983e3700STom Rini return 0; /* running in FLASH or SDRAM */
217983e3700STom Rini }
218983e3700STom Rini
219983e3700STom Rini /********************************************************
220983e3700STom Rini * is_running_in_sdram() - tell if currently running in
221983e3700STom Rini * SDRAM.
222983e3700STom Rini *******************************************************/
is_running_in_sdram(void)223983e3700STom Rini u32 is_running_in_sdram(void)
224983e3700STom Rini {
225983e3700STom Rini if (get_base() > 4)
226983e3700STom Rini return 1; /* in SDRAM */
227983e3700STom Rini
228983e3700STom Rini return 0; /* running in SRAM or FLASH */
229983e3700STom Rini }
230983e3700STom Rini
231983e3700STom Rini /***************************************************************
232983e3700STom Rini * get_boot_type() - Is this an XIP type device or a stream one
233983e3700STom Rini * bits 4-0 specify type. Bit 5 says mem/perif
234983e3700STom Rini ***************************************************************/
get_boot_type(void)235983e3700STom Rini u32 get_boot_type(void)
236983e3700STom Rini {
237983e3700STom Rini return (readl(&ctrl_base->status) & SYSBOOT_MASK);
238983e3700STom Rini }
239983e3700STom Rini
240983e3700STom Rini #ifdef CONFIG_DISPLAY_CPUINFO
241983e3700STom Rini /**
242983e3700STom Rini * Print CPU information
243983e3700STom Rini */
print_cpuinfo(void)244983e3700STom Rini int print_cpuinfo (void)
245983e3700STom Rini {
246983e3700STom Rini char *cpu_family_s, *cpu_s, *sec_s, *max_clk;
247983e3700STom Rini
248983e3700STom Rini switch (get_cpu_family()) {
249983e3700STom Rini case CPU_OMAP34XX:
250983e3700STom Rini cpu_family_s = "OMAP";
251983e3700STom Rini switch (get_cpu_type()) {
252983e3700STom Rini case OMAP3503:
253983e3700STom Rini cpu_s = "3503";
254983e3700STom Rini break;
255983e3700STom Rini case OMAP3515:
256983e3700STom Rini cpu_s = "3515";
257983e3700STom Rini break;
258983e3700STom Rini case OMAP3525:
259983e3700STom Rini cpu_s = "3525";
260983e3700STom Rini break;
261983e3700STom Rini case OMAP3530:
262983e3700STom Rini cpu_s = "3530";
263983e3700STom Rini break;
264983e3700STom Rini default:
265983e3700STom Rini cpu_s = "35XX";
266983e3700STom Rini break;
267983e3700STom Rini }
268983e3700STom Rini if ((get_cpu_rev() >= CPU_3XX_ES31) &&
269983e3700STom Rini (get_sku_id() == SKUID_CLK_720MHZ))
270983e3700STom Rini max_clk = "720 MHz";
271983e3700STom Rini else
272983e3700STom Rini max_clk = "600 MHz";
273983e3700STom Rini
274983e3700STom Rini break;
275983e3700STom Rini case CPU_AM35XX:
276983e3700STom Rini cpu_family_s = "AM";
277983e3700STom Rini switch (get_cpu_type()) {
278983e3700STom Rini case AM3505:
279983e3700STom Rini cpu_s = "3505";
280983e3700STom Rini break;
281983e3700STom Rini case AM3517:
282983e3700STom Rini cpu_s = "3517";
283983e3700STom Rini break;
284983e3700STom Rini default:
285983e3700STom Rini cpu_s = "35XX";
286983e3700STom Rini break;
287983e3700STom Rini }
288d5c9d4fbSLadislav Michl max_clk = "600 MHz";
289983e3700STom Rini break;
290983e3700STom Rini case CPU_OMAP36XX:
291983e3700STom Rini switch (get_cpu_type()) {
2927f668a6fSAdam Ford case AM3703:
2937f668a6fSAdam Ford cpu_family_s = "AM";
2947f668a6fSAdam Ford cpu_s = "3703";
2957f668a6fSAdam Ford max_clk = "800 MHz";
2967f668a6fSAdam Ford break;
2977f668a6fSAdam Ford case AM3703_1GHZ:
2987f668a6fSAdam Ford cpu_family_s = "AM";
2997f668a6fSAdam Ford cpu_s = "3703";
3007f668a6fSAdam Ford max_clk = "1 GHz";
3017f668a6fSAdam Ford break;
3027f668a6fSAdam Ford case AM3715:
3037f668a6fSAdam Ford cpu_family_s = "AM";
3047f668a6fSAdam Ford cpu_s = "3715";
3057f668a6fSAdam Ford max_clk = "800 MHz";
3067f668a6fSAdam Ford break;
3077f668a6fSAdam Ford case AM3715_1GHZ:
3087f668a6fSAdam Ford cpu_family_s = "AM";
3097f668a6fSAdam Ford cpu_s = "3715";
3107f668a6fSAdam Ford max_clk = "1 GHz";
3117f668a6fSAdam Ford break;
3127f668a6fSAdam Ford case OMAP3725:
3137f668a6fSAdam Ford cpu_family_s = "OMAP";
3147f668a6fSAdam Ford cpu_s = "3625/3725";
3157f668a6fSAdam Ford max_clk = "800 MHz";
3167f668a6fSAdam Ford break;
3177f668a6fSAdam Ford case OMAP3725_1GHZ:
3187f668a6fSAdam Ford cpu_family_s = "OMAP";
3197f668a6fSAdam Ford cpu_s = "3625/3725";
3207f668a6fSAdam Ford max_clk = "1 GHz";
3217f668a6fSAdam Ford break;
322983e3700STom Rini case OMAP3730:
3237f668a6fSAdam Ford cpu_family_s = "OMAP";
324983e3700STom Rini cpu_s = "3630/3730";
3257f668a6fSAdam Ford max_clk = "800 MHz";
3267f668a6fSAdam Ford break;
3277f668a6fSAdam Ford case OMAP3730_1GHZ:
3287f668a6fSAdam Ford cpu_family_s = "OMAP";
3297f668a6fSAdam Ford cpu_s = "3630/3730";
3307f668a6fSAdam Ford max_clk = "1 GHz";
331983e3700STom Rini break;
332983e3700STom Rini default:
3337f668a6fSAdam Ford cpu_family_s = "OMAP/AM";
334983e3700STom Rini cpu_s = "36XX/37XX";
3357f668a6fSAdam Ford max_clk = "1 GHz";
336983e3700STom Rini break;
337983e3700STom Rini }
3387f668a6fSAdam Ford
339983e3700STom Rini break;
340983e3700STom Rini default:
341983e3700STom Rini cpu_family_s = "OMAP";
342983e3700STom Rini cpu_s = "35XX";
343d5c9d4fbSLadislav Michl max_clk = "600 MHz";
344983e3700STom Rini }
345983e3700STom Rini
346983e3700STom Rini switch (get_device_type()) {
347983e3700STom Rini case TST_DEVICE:
348983e3700STom Rini sec_s = "TST";
349983e3700STom Rini break;
350983e3700STom Rini case EMU_DEVICE:
351983e3700STom Rini sec_s = "EMU";
352983e3700STom Rini break;
353983e3700STom Rini case HS_DEVICE:
354983e3700STom Rini sec_s = "HS";
355983e3700STom Rini break;
356983e3700STom Rini case GP_DEVICE:
357983e3700STom Rini sec_s = "GP";
358983e3700STom Rini break;
359983e3700STom Rini default:
360983e3700STom Rini sec_s = "?";
361983e3700STom Rini }
362983e3700STom Rini
363983e3700STom Rini if (CPU_OMAP36XX == get_cpu_family())
364983e3700STom Rini printf("%s%s-%s ES%s, CPU-OPP2, L3-200MHz, Max CPU Clock %s\n",
365983e3700STom Rini cpu_family_s, cpu_s, sec_s,
366983e3700STom Rini rev_s_37xx[get_cpu_rev()], max_clk);
367983e3700STom Rini else
368983e3700STom Rini printf("%s%s-%s ES%s, CPU-OPP2, L3-165MHz, Max CPU Clock %s\n",
369983e3700STom Rini cpu_family_s, cpu_s, sec_s,
370983e3700STom Rini rev_s[get_cpu_rev()], max_clk);
371983e3700STom Rini
372983e3700STom Rini return 0;
373983e3700STom Rini }
374983e3700STom Rini #endif /* CONFIG_DISPLAY_CPUINFO */
375