xref: /rk3399_rockchip-uboot/arch/arm/mach-omap2/omap3/sdrc.c (revision 76b00aca4f1c13bc8f91a539e612abc70d0c692f)
1983e3700STom Rini /*
2983e3700STom Rini  * Functions related to OMAP3 SDRC.
3983e3700STom Rini  *
4983e3700STom Rini  * This file has been created after exctracting and consolidating
5983e3700STom Rini  * the SDRC related content from mem.c and board.c, also created
6983e3700STom Rini  * generic init function (mem_init).
7983e3700STom Rini  *
8983e3700STom Rini  * Copyright (C) 2004-2010
9983e3700STom Rini  * Texas Instruments Incorporated - http://www.ti.com/
10983e3700STom Rini  *
11983e3700STom Rini  * Copyright (C) 2011
12983e3700STom Rini  * Corscience GmbH & Co. KG - Simon Schwarz <schwarz@corscience.de>
13983e3700STom Rini  *
14983e3700STom Rini  * Author :
15983e3700STom Rini  *     Vaibhav Hiremath <hvaibhav@ti.com>
16983e3700STom Rini  *
17983e3700STom Rini  * Original implementation by (mem.c, board.c) :
18983e3700STom Rini  *      Sunil Kumar <sunilsaini05@gmail.com>
19983e3700STom Rini  *      Shashi Ranjan <shashiranjanmca05@gmail.com>
20983e3700STom Rini  *      Manikandan Pillai <mani.pillai@ti.com>
21983e3700STom Rini  *
22983e3700STom Rini  * SPDX-License-Identifier:	GPL-2.0+
23983e3700STom Rini  */
24983e3700STom Rini 
25983e3700STom Rini #include <common.h>
26983e3700STom Rini #include <asm/io.h>
27983e3700STom Rini #include <asm/arch/mem.h>
28983e3700STom Rini #include <asm/arch/sys_proto.h>
29983e3700STom Rini 
30983e3700STom Rini DECLARE_GLOBAL_DATA_PTR;
31983e3700STom Rini extern omap3_sysinfo sysinfo;
32983e3700STom Rini 
33983e3700STom Rini static struct sdrc *sdrc_base = (struct sdrc *)OMAP34XX_SDRC_BASE;
34983e3700STom Rini 
35983e3700STom Rini /*
36983e3700STom Rini  * is_mem_sdr -
37983e3700STom Rini  *  - Return 1 if mem type in use is SDR
38983e3700STom Rini  */
is_mem_sdr(void)39983e3700STom Rini u32 is_mem_sdr(void)
40983e3700STom Rini {
41983e3700STom Rini 	if (readl(&sdrc_base->cs[CS0].mr) == SDRC_MR_0_SDR)
42983e3700STom Rini 		return 1;
43983e3700STom Rini 	return 0;
44983e3700STom Rini }
45983e3700STom Rini 
46983e3700STom Rini /*
47983e3700STom Rini  * make_cs1_contiguous -
48983e3700STom Rini  * - When we have CS1 populated we want to have it mapped after cs0 to allow
49983e3700STom Rini  *   command line mem=xyz use all memory with out discontinuous support
50983e3700STom Rini  *   compiled in.  We could do it in the ATAG, but there really is two banks...
51983e3700STom Rini  */
make_cs1_contiguous(void)52983e3700STom Rini void make_cs1_contiguous(void)
53983e3700STom Rini {
54983e3700STom Rini 	u32 size, a_add_low, a_add_high;
55983e3700STom Rini 
56983e3700STom Rini 	size = get_sdr_cs_size(CS0);
57983e3700STom Rini 	size >>= 25;	/* divide by 32 MiB to find size to offset CS1 */
58983e3700STom Rini 	a_add_high = (size & 3) << 8;	/* set up low field */
59983e3700STom Rini 	a_add_low = (size & 0x3C) >> 2;	/* set up high field */
60983e3700STom Rini 	writel((a_add_high | a_add_low), &sdrc_base->cs_cfg);
61983e3700STom Rini 
62983e3700STom Rini }
63983e3700STom Rini 
64983e3700STom Rini 
65983e3700STom Rini /*
66983e3700STom Rini  * get_sdr_cs_size -
67983e3700STom Rini  *  - Get size of chip select 0/1
68983e3700STom Rini  */
get_sdr_cs_size(u32 cs)69983e3700STom Rini u32 get_sdr_cs_size(u32 cs)
70983e3700STom Rini {
71983e3700STom Rini 	u32 size;
72983e3700STom Rini 
73983e3700STom Rini 	/* get ram size field */
74983e3700STom Rini 	size = readl(&sdrc_base->cs[cs].mcfg) >> 8;
75983e3700STom Rini 	size &= 0x3FF;		/* remove unwanted bits */
76983e3700STom Rini 	size <<= 21;		/* multiply by 2 MiB to find size in MB */
77983e3700STom Rini 	return size;
78983e3700STom Rini }
79983e3700STom Rini 
80983e3700STom Rini /*
81983e3700STom Rini  * get_sdr_cs_offset -
82983e3700STom Rini  *  - Get offset of cs from cs0 start
83983e3700STom Rini  */
get_sdr_cs_offset(u32 cs)84983e3700STom Rini u32 get_sdr_cs_offset(u32 cs)
85983e3700STom Rini {
86983e3700STom Rini 	u32 offset;
87983e3700STom Rini 
88983e3700STom Rini 	if (!cs)
89983e3700STom Rini 		return 0;
90983e3700STom Rini 
91983e3700STom Rini 	offset = readl(&sdrc_base->cs_cfg);
92983e3700STom Rini 	offset = (offset & 15) << 27 | (offset & 0x300) << 17;
93983e3700STom Rini 
94983e3700STom Rini 	return offset;
95983e3700STom Rini }
96983e3700STom Rini 
97983e3700STom Rini /*
98983e3700STom Rini  * write_sdrc_timings -
99983e3700STom Rini  *  - Takes CS and associated timings and initalize SDRAM
100983e3700STom Rini  *  - Test CS to make sure it's OK for use
101983e3700STom Rini  */
write_sdrc_timings(u32 cs,struct sdrc_actim * sdrc_actim_base,struct board_sdrc_timings * timings)102983e3700STom Rini static void write_sdrc_timings(u32 cs, struct sdrc_actim *sdrc_actim_base,
103983e3700STom Rini 			struct board_sdrc_timings *timings)
104983e3700STom Rini {
105983e3700STom Rini 	/* Setup timings we got from the board. */
106983e3700STom Rini 	writel(timings->mcfg, &sdrc_base->cs[cs].mcfg);
107983e3700STom Rini 	writel(timings->ctrla, &sdrc_actim_base->ctrla);
108983e3700STom Rini 	writel(timings->ctrlb, &sdrc_actim_base->ctrlb);
109983e3700STom Rini 	writel(timings->rfr_ctrl, &sdrc_base->cs[cs].rfr_ctrl);
110983e3700STom Rini 	writel(CMD_NOP, &sdrc_base->cs[cs].manual);
111983e3700STom Rini 	writel(CMD_PRECHARGE, &sdrc_base->cs[cs].manual);
112983e3700STom Rini 	writel(CMD_AUTOREFRESH, &sdrc_base->cs[cs].manual);
113983e3700STom Rini 	writel(CMD_AUTOREFRESH, &sdrc_base->cs[cs].manual);
114983e3700STom Rini 	writel(timings->mr, &sdrc_base->cs[cs].mr);
115983e3700STom Rini 
116983e3700STom Rini 	/*
117983e3700STom Rini 	 * Test ram in this bank
118983e3700STom Rini 	 * Disable if bad or not present
119983e3700STom Rini 	 */
120983e3700STom Rini 	if (!mem_ok(cs))
121983e3700STom Rini 		writel(0, &sdrc_base->cs[cs].mcfg);
122983e3700STom Rini }
123983e3700STom Rini 
124983e3700STom Rini /*
125983e3700STom Rini  * do_sdrc_init -
126983e3700STom Rini  *  - Code called once in C-Stack only context for CS0 and with early being
127983e3700STom Rini  *    true and a possible 2nd time depending on memory configuration from
128983e3700STom Rini  *    stack+global context.
129983e3700STom Rini  */
do_sdrc_init(u32 cs,u32 early)130983e3700STom Rini void do_sdrc_init(u32 cs, u32 early)
131983e3700STom Rini {
132983e3700STom Rini 	struct sdrc_actim *sdrc_actim_base0, *sdrc_actim_base1;
133983e3700STom Rini 	struct board_sdrc_timings timings;
134983e3700STom Rini 
135983e3700STom Rini 	sdrc_actim_base0 = (struct sdrc_actim *)SDRC_ACTIM_CTRL0_BASE;
136983e3700STom Rini 	sdrc_actim_base1 = (struct sdrc_actim *)SDRC_ACTIM_CTRL1_BASE;
137983e3700STom Rini 
138983e3700STom Rini 	/* set some default timings */
139983e3700STom Rini 	timings.sharing = SDRC_SHARING;
140983e3700STom Rini 
141983e3700STom Rini 	/*
142983e3700STom Rini 	 * When called in the early context this may be SPL and we will
143983e3700STom Rini 	 * need to set all of the timings.  This ends up being board
144983e3700STom Rini 	 * specific so we call a helper function to take care of this
145983e3700STom Rini 	 * for us.  Otherwise, to be safe, we need to copy the settings
146983e3700STom Rini 	 * from the first bank to the second.  We will setup CS0,
147983e3700STom Rini 	 * then set cs_cfg to the appropriate value then try and
148983e3700STom Rini 	 * setup CS1.
149983e3700STom Rini 	 */
150983e3700STom Rini #ifdef CONFIG_SPL_BUILD
151983e3700STom Rini 	/* set/modify board-specific timings */
152983e3700STom Rini 	get_board_mem_timings(&timings);
153983e3700STom Rini #endif
154983e3700STom Rini 	if (early) {
155983e3700STom Rini 		/* reset sdrc controller */
156983e3700STom Rini 		writel(SOFTRESET, &sdrc_base->sysconfig);
157983e3700STom Rini 		wait_on_value(RESETDONE, RESETDONE, &sdrc_base->status,
158983e3700STom Rini 				12000000);
159983e3700STom Rini 		writel(0, &sdrc_base->sysconfig);
160983e3700STom Rini 
161983e3700STom Rini 		/* setup sdrc to ball mux */
162983e3700STom Rini 		writel(timings.sharing, &sdrc_base->sharing);
163983e3700STom Rini 
164983e3700STom Rini 		/* Disable Power Down of CKE because of 1 CKE on combo part */
165983e3700STom Rini 		writel(WAKEUPPROC | SRFRONRESET | PAGEPOLICY_HIGH,
166983e3700STom Rini 				&sdrc_base->power);
167983e3700STom Rini 
168983e3700STom Rini 		writel(ENADLL | DLLPHASE_90, &sdrc_base->dlla_ctrl);
169983e3700STom Rini 		sdelay(0x20000);
170983e3700STom Rini #ifdef CONFIG_SPL_BUILD
171983e3700STom Rini 		write_sdrc_timings(CS0, sdrc_actim_base0, &timings);
172983e3700STom Rini 		make_cs1_contiguous();
173983e3700STom Rini 		write_sdrc_timings(CS1, sdrc_actim_base1, &timings);
174983e3700STom Rini #endif
175983e3700STom Rini 
176983e3700STom Rini 	}
177983e3700STom Rini 
178983e3700STom Rini 	/*
179983e3700STom Rini 	 * If we aren't using SPL we have been loaded by some
180983e3700STom Rini 	 * other means which may not have correctly initialized
181983e3700STom Rini 	 * both CS0 and CS1 (such as some older versions of x-loader)
182983e3700STom Rini 	 * so we may be asked now to setup CS1.
183983e3700STom Rini 	 */
184983e3700STom Rini 	if (cs == CS1) {
185983e3700STom Rini 		timings.mcfg = readl(&sdrc_base->cs[CS0].mcfg),
186983e3700STom Rini 		timings.rfr_ctrl = readl(&sdrc_base->cs[CS0].rfr_ctrl);
187983e3700STom Rini 		timings.ctrla = readl(&sdrc_actim_base0->ctrla);
188983e3700STom Rini 		timings.ctrlb = readl(&sdrc_actim_base0->ctrlb);
189983e3700STom Rini 		timings.mr = readl(&sdrc_base->cs[CS0].mr);
190983e3700STom Rini 		write_sdrc_timings(cs, sdrc_actim_base1, &timings);
191983e3700STom Rini 	}
192983e3700STom Rini }
193983e3700STom Rini 
194983e3700STom Rini /*
195983e3700STom Rini  * dram_init -
196983e3700STom Rini  *  - Sets uboots idea of sdram size
197983e3700STom Rini  */
dram_init(void)198983e3700STom Rini int dram_init(void)
199983e3700STom Rini {
200983e3700STom Rini 	unsigned int size0 = 0, size1 = 0;
201983e3700STom Rini 
202983e3700STom Rini 	size0 = get_sdr_cs_size(CS0);
203983e3700STom Rini 	/*
204983e3700STom Rini 	 * We always need to have cs_cfg point at where the second
205983e3700STom Rini 	 * bank would be, if present.  Failure to do so can lead to
206983e3700STom Rini 	 * strange situations where memory isn't detected and
207983e3700STom Rini 	 * configured correctly.  CS0 will already have been setup
208983e3700STom Rini 	 * at this point.
209983e3700STom Rini 	 */
210983e3700STom Rini 	make_cs1_contiguous();
211983e3700STom Rini 	do_sdrc_init(CS1, NOT_EARLY);
212983e3700STom Rini 	size1 = get_sdr_cs_size(CS1);
213983e3700STom Rini 
214983e3700STom Rini 	gd->ram_size = size0 + size1;
215983e3700STom Rini 
216983e3700STom Rini 	return 0;
217983e3700STom Rini }
218983e3700STom Rini 
dram_init_banksize(void)219*76b00acaSSimon Glass int dram_init_banksize(void)
220983e3700STom Rini {
221983e3700STom Rini 	unsigned int size0 = 0, size1 = 0;
222983e3700STom Rini 
223983e3700STom Rini 	size0 = get_sdr_cs_size(CS0);
224983e3700STom Rini 	size1 = get_sdr_cs_size(CS1);
225983e3700STom Rini 
226983e3700STom Rini 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
227983e3700STom Rini 	gd->bd->bi_dram[0].size = size0;
228983e3700STom Rini 	gd->bd->bi_dram[1].start = PHYS_SDRAM_1 + get_sdr_cs_offset(CS1);
229983e3700STom Rini 	gd->bd->bi_dram[1].size = size1;
230*76b00acaSSimon Glass 
231*76b00acaSSimon Glass 	return 0;
232983e3700STom Rini }
233983e3700STom Rini 
234983e3700STom Rini /*
235983e3700STom Rini  * mem_init -
236983e3700STom Rini  *  - Init the sdrc chip,
237983e3700STom Rini  *  - Selects CS0 and CS1,
238983e3700STom Rini  */
mem_init(void)239983e3700STom Rini void mem_init(void)
240983e3700STom Rini {
241983e3700STom Rini 	/* only init up first bank here */
242983e3700STom Rini 	do_sdrc_init(CS0, EARLY_INIT);
243983e3700STom Rini }
244