xref: /rk3399_rockchip-uboot/arch/arm/mach-omap2/omap3/emif4.c (revision b730ff3fd65c8d1c33f1c05ca3fbab579a86abb4)
1983e3700STom Rini /*
2983e3700STom Rini  * Author :
3983e3700STom Rini  *     Vaibhav Hiremath <hvaibhav@ti.com>
4983e3700STom Rini  *
5983e3700STom Rini  * Based on mem.c and sdrc.c
6983e3700STom Rini  *
7983e3700STom Rini  * Copyright (C) 2010
8983e3700STom Rini  * Texas Instruments Incorporated - http://www.ti.com/
9983e3700STom Rini  *
10983e3700STom Rini  * SPDX-License-Identifier:	GPL-2.0+
11983e3700STom Rini  */
12983e3700STom Rini 
13983e3700STom Rini #include <common.h>
14983e3700STom Rini #include <asm/io.h>
15983e3700STom Rini #include <asm/arch/mem.h>
16983e3700STom Rini #include <asm/arch/sys_proto.h>
17983e3700STom Rini #include <asm/arch/emif4.h>
18983e3700STom Rini 
19983e3700STom Rini DECLARE_GLOBAL_DATA_PTR;
20983e3700STom Rini extern omap3_sysinfo sysinfo;
21983e3700STom Rini 
22983e3700STom Rini static emif4_t *emif4_base = (emif4_t *)OMAP34XX_SDRC_BASE;
23983e3700STom Rini 
24983e3700STom Rini /*
25983e3700STom Rini  * is_mem_sdr -
26983e3700STom Rini  *  - Return 1 if mem type in use is SDR
27983e3700STom Rini  */
is_mem_sdr(void)28983e3700STom Rini u32 is_mem_sdr(void)
29983e3700STom Rini {
30983e3700STom Rini 	return 0;
31983e3700STom Rini }
32983e3700STom Rini 
33983e3700STom Rini /*
34983e3700STom Rini  * get_sdr_cs_size -
35983e3700STom Rini  *  - Get size of chip select 0/1
36983e3700STom Rini  */
get_sdr_cs_size(u32 cs)37983e3700STom Rini u32 get_sdr_cs_size(u32 cs)
38983e3700STom Rini {
39983e3700STom Rini 	u32 size = 0;
40983e3700STom Rini 
41983e3700STom Rini 	/* TODO: Calculate the size based on EMIF4 configuration */
42983e3700STom Rini 	if (cs == CS0)
43983e3700STom Rini 		size = CONFIG_SYS_CS0_SIZE;
44983e3700STom Rini 
45983e3700STom Rini 	return size;
46983e3700STom Rini }
47983e3700STom Rini 
48983e3700STom Rini /*
49983e3700STom Rini  * get_sdr_cs_offset -
50983e3700STom Rini  *  - Get offset of cs from cs0 start
51983e3700STom Rini  */
get_sdr_cs_offset(u32 cs)52983e3700STom Rini u32 get_sdr_cs_offset(u32 cs)
53983e3700STom Rini {
54983e3700STom Rini 	u32 offset = 0;
55983e3700STom Rini 
56983e3700STom Rini 	return offset;
57983e3700STom Rini }
58983e3700STom Rini 
59983e3700STom Rini /*
60983e3700STom Rini  * do_emif4_init -
61983e3700STom Rini  *  - Init the emif4 module for DDR access
62983e3700STom Rini  *  - Early init routines, called from flash or SRAM.
63983e3700STom Rini  */
do_emif4_init(void)64983e3700STom Rini static void do_emif4_init(void)
65983e3700STom Rini {
66983e3700STom Rini 	unsigned int regval;
67983e3700STom Rini 	/* Set the DDR PHY parameters in PHY ctrl registers */
68983e3700STom Rini 	regval = (EMIF4_DDR1_READ_LAT | EMIF4_DDR1_PWRDN_DIS |
69983e3700STom Rini 		EMIF4_DDR1_EXT_STRB_DIS);
70983e3700STom Rini 	writel(regval, &emif4_base->ddr_phyctrl1);
71983e3700STom Rini 	writel(regval, &emif4_base->ddr_phyctrl1_shdw);
72983e3700STom Rini 	writel(0, &emif4_base->ddr_phyctrl2);
73983e3700STom Rini 
74983e3700STom Rini 	/* Reset the DDR PHY and wait till completed */
75983e3700STom Rini 	regval = readl(&emif4_base->sdram_iodft_tlgc);
76983e3700STom Rini 	regval |= (1<<10);
77983e3700STom Rini 	writel(regval, &emif4_base->sdram_iodft_tlgc);
78983e3700STom Rini 	/*Wait till that bit clears*/
79*b730ff3fSxypron.glpk@gmx.de 	while ((readl(&emif4_base->sdram_iodft_tlgc) & (1<<10)) != 0x0);
80983e3700STom Rini 	/*Re-verify the DDR PHY status*/
81983e3700STom Rini 	while ((readl(&emif4_base->sdram_sts) & (1<<2)) == 0x0);
82983e3700STom Rini 
83983e3700STom Rini 	regval |= (1<<0);
84983e3700STom Rini 	writel(regval, &emif4_base->sdram_iodft_tlgc);
85983e3700STom Rini 	/* Set SDR timing registers */
86983e3700STom Rini 	regval = (EMIF4_TIM1_T_WTR | EMIF4_TIM1_T_RRD |
87983e3700STom Rini 		EMIF4_TIM1_T_RC | EMIF4_TIM1_T_RAS |
88983e3700STom Rini 		EMIF4_TIM1_T_WR | EMIF4_TIM1_T_RCD |
89983e3700STom Rini 		EMIF4_TIM1_T_RP);
90983e3700STom Rini 	writel(regval, &emif4_base->sdram_time1);
91983e3700STom Rini 	writel(regval, &emif4_base->sdram_time1_shdw);
92983e3700STom Rini 
93983e3700STom Rini 	regval = (EMIF4_TIM2_T_CKE | EMIF4_TIM2_T_RTP |
94983e3700STom Rini 		EMIF4_TIM2_T_XSRD | EMIF4_TIM2_T_XSNR |
95983e3700STom Rini 		EMIF4_TIM2_T_ODT | EMIF4_TIM2_T_XP);
96983e3700STom Rini 	writel(regval, &emif4_base->sdram_time2);
97983e3700STom Rini 	writel(regval, &emif4_base->sdram_time2_shdw);
98983e3700STom Rini 
99983e3700STom Rini 	regval = (EMIF4_TIM3_T_RAS_MAX | EMIF4_TIM3_T_RFC);
100983e3700STom Rini 	writel(regval, &emif4_base->sdram_time3);
101983e3700STom Rini 	writel(regval, &emif4_base->sdram_time3_shdw);
102983e3700STom Rini 
103983e3700STom Rini 	/* Set the PWR control register */
104983e3700STom Rini 	regval = (EMIF4_PWR_PM_TIM | EMIF4_PWR_LP_MODE |
105983e3700STom Rini 		EMIF4_PWR_DPD_DIS | EMIF4_PWR_IDLE_MODE);
106983e3700STom Rini 	writel(regval, &emif4_base->sdram_pwr_mgmt);
107983e3700STom Rini 	writel(regval, &emif4_base->sdram_pwr_mgmt_shdw);
108983e3700STom Rini 
109983e3700STom Rini 	/* Set the DDR refresh rate control register */
110983e3700STom Rini 	regval = (EMIF4_REFRESH_RATE | EMIF4_INITREF_DIS);
111983e3700STom Rini 	writel(regval, &emif4_base->sdram_refresh_ctrl);
112983e3700STom Rini 	writel(regval, &emif4_base->sdram_refresh_ctrl_shdw);
113983e3700STom Rini 
114983e3700STom Rini 	/* set the SDRAM configuration register */
115983e3700STom Rini 	regval = (EMIF4_CFG_PGSIZE | EMIF4_CFG_EBANK |
116983e3700STom Rini 		EMIF4_CFG_IBANK | EMIF4_CFG_ROWSIZE |
117983e3700STom Rini 		EMIF4_CFG_CL | EMIF4_CFG_NARROW_MD |
118983e3700STom Rini 		EMIF4_CFG_SDR_DRV | EMIF4_CFG_DDR_DIS_DLL |
119983e3700STom Rini 		EMIF4_CFG_DDR2_DDQS | EMIF4_CFG_DDR_TERM |
120983e3700STom Rini 		EMIF4_CFG_IBANK_POS | EMIF4_CFG_SDRAM_TYP);
121983e3700STom Rini 	writel(regval, &emif4_base->sdram_config);
122983e3700STom Rini }
123983e3700STom Rini 
124983e3700STom Rini /*
125983e3700STom Rini  * dram_init -
126983e3700STom Rini  *  - Sets uboots idea of sdram size
127983e3700STom Rini  */
dram_init(void)128983e3700STom Rini int dram_init(void)
129983e3700STom Rini {
130983e3700STom Rini 	unsigned int size0 = 0, size1 = 0;
131983e3700STom Rini 
132983e3700STom Rini 	size0 = get_sdr_cs_size(CS0);
133983e3700STom Rini 	/*
134983e3700STom Rini 	 * If a second bank of DDR is attached to CS1 this is
135983e3700STom Rini 	 * where it can be started.  Early init code will init
136983e3700STom Rini 	 * memory on CS0.
137983e3700STom Rini 	 */
138983e3700STom Rini 	if ((sysinfo.mtype == DDR_COMBO) || (sysinfo.mtype == DDR_STACKED))
139983e3700STom Rini 		size1 = get_sdr_cs_size(CS1);
140983e3700STom Rini 
141983e3700STom Rini 	gd->ram_size = size0 + size1;
142983e3700STom Rini 	return 0;
143983e3700STom Rini }
144983e3700STom Rini 
dram_init_banksize(void)14576b00acaSSimon Glass int dram_init_banksize(void)
146983e3700STom Rini {
147983e3700STom Rini 	unsigned int size0 = 0, size1 = 0;
148983e3700STom Rini 
149983e3700STom Rini 	size0 = get_sdr_cs_size(CS0);
150983e3700STom Rini 	size1 = get_sdr_cs_size(CS1);
151983e3700STom Rini 
152983e3700STom Rini 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
153983e3700STom Rini 	gd->bd->bi_dram[0].size = size0;
154983e3700STom Rini 	gd->bd->bi_dram[1].start = PHYS_SDRAM_1 + get_sdr_cs_offset(CS1);
155983e3700STom Rini 	gd->bd->bi_dram[1].size = size1;
15676b00acaSSimon Glass 
15776b00acaSSimon Glass 	return 0;
158983e3700STom Rini }
159983e3700STom Rini 
160983e3700STom Rini /*
161983e3700STom Rini  * mem_init() -
162983e3700STom Rini  *  - Initialize memory subsystem
163983e3700STom Rini  */
mem_init(void)164983e3700STom Rini void mem_init(void)
165983e3700STom Rini {
166983e3700STom Rini 	do_emif4_init();
167983e3700STom Rini }
168