xref: /rk3399_rockchip-uboot/arch/arm/mach-omap2/mem-common.c (revision 2d221489df021393654805536be7effcb9d39702)
1*983e3700STom Rini /*
2*983e3700STom Rini  * (C) Copyright 2010
3*983e3700STom Rini  * Texas Instruments, <www.ti.com>
4*983e3700STom Rini  *
5*983e3700STom Rini  * Author :
6*983e3700STom Rini  *     Mansoor Ahamed <mansoor.ahamed@ti.com>
7*983e3700STom Rini  *
8*983e3700STom Rini  * Initial Code from:
9*983e3700STom Rini  *     Manikandan Pillai <mani.pillai@ti.com>
10*983e3700STom Rini  *     Richard Woodruff <r-woodruff2@ti.com>
11*983e3700STom Rini  *     Syed Mohammed Khasim <khasim@ti.com>
12*983e3700STom Rini  *
13*983e3700STom Rini  * SPDX-License-Identifier:	GPL-2.0+
14*983e3700STom Rini  */
15*983e3700STom Rini 
16*983e3700STom Rini #include <common.h>
17*983e3700STom Rini #include <asm/io.h>
18*983e3700STom Rini #include <asm/arch/cpu.h>
19*983e3700STom Rini #include <asm/arch/mem.h>
20*983e3700STom Rini #include <asm/arch/sys_proto.h>
21*983e3700STom Rini #include <command.h>
22*983e3700STom Rini #include <linux/mtd/omap_gpmc.h>
23*983e3700STom Rini #include <jffs2/load_kernel.h>
24*983e3700STom Rini 
25*983e3700STom Rini const struct gpmc *gpmc_cfg = (struct gpmc *)GPMC_BASE;
26*983e3700STom Rini 
27*983e3700STom Rini #if defined(CONFIG_NOR)
28*983e3700STom Rini char gpmc_cs0_flash = MTD_DEV_TYPE_NOR;
29*983e3700STom Rini #elif defined(CONFIG_NAND) || defined(CONFIG_CMD_NAND)
30*983e3700STom Rini char gpmc_cs0_flash = MTD_DEV_TYPE_NAND;
31*983e3700STom Rini #elif defined(CONFIG_CMD_ONENAND)
32*983e3700STom Rini char gpmc_cs0_flash = MTD_DEV_TYPE_ONENAND;
33*983e3700STom Rini #else
34*983e3700STom Rini char gpmc_cs0_flash = -1;
35*983e3700STom Rini #endif
36*983e3700STom Rini 
37*983e3700STom Rini #if defined(CONFIG_OMAP34XX)
38*983e3700STom Rini /********************************************************
39*983e3700STom Rini  *  mem_ok() - test used to see if timings are correct
40*983e3700STom Rini  *             for a part. Helps in guessing which part
41*983e3700STom Rini  *             we are currently using.
42*983e3700STom Rini  *******************************************************/
mem_ok(u32 cs)43*983e3700STom Rini u32 mem_ok(u32 cs)
44*983e3700STom Rini {
45*983e3700STom Rini 	u32 val1, val2, addr;
46*983e3700STom Rini 	u32 pattern = 0x12345678;
47*983e3700STom Rini 
48*983e3700STom Rini 	addr = OMAP34XX_SDRC_CS0 + get_sdr_cs_offset(cs);
49*983e3700STom Rini 
50*983e3700STom Rini 	writel(0x0, addr + 0x400);	/* clear pos A */
51*983e3700STom Rini 	writel(pattern, addr);		/* pattern to pos B */
52*983e3700STom Rini 	writel(0x0, addr + 4);		/* remove pattern off the bus */
53*983e3700STom Rini 	val1 = readl(addr + 0x400);	/* get pos A value */
54*983e3700STom Rini 	val2 = readl(addr);		/* get val2 */
55*983e3700STom Rini 	writel(0x0, addr + 0x400);	/* clear pos A */
56*983e3700STom Rini 
57*983e3700STom Rini 	if ((val1 != 0) || (val2 != pattern))	/* see if pos A val changed */
58*983e3700STom Rini 		return 0;
59*983e3700STom Rini 	else
60*983e3700STom Rini 		return 1;
61*983e3700STom Rini }
62*983e3700STom Rini #endif
63*983e3700STom Rini 
enable_gpmc_cs_config(const u32 * gpmc_config,const struct gpmc_cs * cs,u32 base,u32 size)64*983e3700STom Rini void enable_gpmc_cs_config(const u32 *gpmc_config, const struct gpmc_cs *cs,
65*983e3700STom Rini 				u32 base, u32 size)
66*983e3700STom Rini {
67*983e3700STom Rini 	writel(0, &cs->config7);
68*983e3700STom Rini 	sdelay(1000);
69*983e3700STom Rini 	/* Delay for settling */
70*983e3700STom Rini 	writel(gpmc_config[0], &cs->config1);
71*983e3700STom Rini 	writel(gpmc_config[1], &cs->config2);
72*983e3700STom Rini 	writel(gpmc_config[2], &cs->config3);
73*983e3700STom Rini 	writel(gpmc_config[3], &cs->config4);
74*983e3700STom Rini 	writel(gpmc_config[4], &cs->config5);
75*983e3700STom Rini 	writel(gpmc_config[5], &cs->config6);
76*983e3700STom Rini 	/* Enable the config */
77*983e3700STom Rini 	writel((((size & 0xF) << 8) | ((base >> 24) & 0x3F) |
78*983e3700STom Rini 		(1 << 6)), &cs->config7);
79*983e3700STom Rini 	sdelay(2000);
80*983e3700STom Rini }
81*983e3700STom Rini 
set_gpmc_cs0(int flash_type)82*983e3700STom Rini void set_gpmc_cs0(int flash_type)
83*983e3700STom Rini {
84*983e3700STom Rini 	const u32 *gpmc_regs;
85*983e3700STom Rini 	u32 base, size;
86*983e3700STom Rini #if defined(CONFIG_NOR)
87*983e3700STom Rini 	const u32 gpmc_regs_nor[GPMC_MAX_REG] = {
88*983e3700STom Rini 		STNOR_GPMC_CONFIG1,
89*983e3700STom Rini 		STNOR_GPMC_CONFIG2,
90*983e3700STom Rini 		STNOR_GPMC_CONFIG3,
91*983e3700STom Rini 		STNOR_GPMC_CONFIG4,
92*983e3700STom Rini 		STNOR_GPMC_CONFIG5,
93*983e3700STom Rini 		STNOR_GPMC_CONFIG6,
94*983e3700STom Rini 		STNOR_GPMC_CONFIG7
95*983e3700STom Rini 	};
96*983e3700STom Rini #endif
97*983e3700STom Rini #if defined(CONFIG_NAND) || defined(CONFIG_CMD_NAND)
98*983e3700STom Rini 	const u32 gpmc_regs_nand[GPMC_MAX_REG] = {
99*983e3700STom Rini 		M_NAND_GPMC_CONFIG1,
100*983e3700STom Rini 		M_NAND_GPMC_CONFIG2,
101*983e3700STom Rini 		M_NAND_GPMC_CONFIG3,
102*983e3700STom Rini 		M_NAND_GPMC_CONFIG4,
103*983e3700STom Rini 		M_NAND_GPMC_CONFIG5,
104*983e3700STom Rini 		M_NAND_GPMC_CONFIG6,
105*983e3700STom Rini 		0
106*983e3700STom Rini 	};
107*983e3700STom Rini #endif
108*983e3700STom Rini #if defined(CONFIG_CMD_ONENAND)
109*983e3700STom Rini 	const u32 gpmc_regs_onenand[GPMC_MAX_REG] = {
110*983e3700STom Rini 		ONENAND_GPMC_CONFIG1,
111*983e3700STom Rini 		ONENAND_GPMC_CONFIG2,
112*983e3700STom Rini 		ONENAND_GPMC_CONFIG3,
113*983e3700STom Rini 		ONENAND_GPMC_CONFIG4,
114*983e3700STom Rini 		ONENAND_GPMC_CONFIG5,
115*983e3700STom Rini 		ONENAND_GPMC_CONFIG6,
116*983e3700STom Rini 		0
117*983e3700STom Rini 	};
118*983e3700STom Rini #endif
119*983e3700STom Rini 
120*983e3700STom Rini 	switch (flash_type) {
121*983e3700STom Rini #if defined(CONFIG_NOR)
122*983e3700STom Rini 	case MTD_DEV_TYPE_NOR:
123*983e3700STom Rini 		gpmc_regs = gpmc_regs_nor;
124*983e3700STom Rini 		base = CONFIG_SYS_FLASH_BASE;
125*983e3700STom Rini 		size = (CONFIG_SYS_FLASH_SIZE > 0x08000000) ? GPMC_SIZE_256M :
126*983e3700STom Rini 		      ((CONFIG_SYS_FLASH_SIZE > 0x04000000) ? GPMC_SIZE_128M :
127*983e3700STom Rini 		      ((CONFIG_SYS_FLASH_SIZE > 0x02000000) ? GPMC_SIZE_64M  :
128*983e3700STom Rini 		      ((CONFIG_SYS_FLASH_SIZE > 0x01000000) ? GPMC_SIZE_32M  :
129*983e3700STom Rini 		                                              GPMC_SIZE_16M)));
130*983e3700STom Rini 		break;
131*983e3700STom Rini #endif
132*983e3700STom Rini #if defined(CONFIG_NAND) || defined(CONFIG_CMD_NAND)
133*983e3700STom Rini 	case MTD_DEV_TYPE_NAND:
134*983e3700STom Rini 		gpmc_regs = gpmc_regs_nand;
135*983e3700STom Rini 		base = CONFIG_SYS_NAND_BASE;
136*983e3700STom Rini 		size = GPMC_SIZE_16M;
137*983e3700STom Rini 		break;
138*983e3700STom Rini #endif
139*983e3700STom Rini #if defined(CONFIG_CMD_ONENAND)
140*983e3700STom Rini 	case MTD_DEV_TYPE_ONENAND:
141*983e3700STom Rini 		gpmc_regs = gpmc_regs_onenand;
142*983e3700STom Rini 		base = CONFIG_SYS_ONENAND_BASE;
143*983e3700STom Rini 		size = GPMC_SIZE_128M;
144*983e3700STom Rini 		break;
145*983e3700STom Rini #endif
146*983e3700STom Rini 	default:
147*983e3700STom Rini 		/* disable the GPMC0 config set by ROM code */
148*983e3700STom Rini 		writel(0, &gpmc_cfg->cs[0].config7);
149*983e3700STom Rini 		sdelay(1000);
150*983e3700STom Rini 		return;
151*983e3700STom Rini 	}
152*983e3700STom Rini 
153*983e3700STom Rini 	/* enable chip-select specific configurations */
154*983e3700STom Rini 	enable_gpmc_cs_config(gpmc_regs, &gpmc_cfg->cs[0], base, size);
155*983e3700STom Rini }
156*983e3700STom Rini 
157*983e3700STom Rini /*****************************************************
158*983e3700STom Rini  * gpmc_init(): init gpmc bus
159*983e3700STom Rini  * Init GPMC for x16, MuxMode (SDRAM in x32).
160*983e3700STom Rini  * This code can only be executed from SRAM or SDRAM.
161*983e3700STom Rini  *****************************************************/
gpmc_init(void)162*983e3700STom Rini void gpmc_init(void)
163*983e3700STom Rini {
164*983e3700STom Rini 	/* global settings */
165*983e3700STom Rini 	writel(0x00000008, &gpmc_cfg->sysconfig);
166*983e3700STom Rini 	writel(0x00000000, &gpmc_cfg->irqstatus);
167*983e3700STom Rini 	writel(0x00000000, &gpmc_cfg->irqenable);
168*983e3700STom Rini 	/* disable timeout, set a safe reset value */
169*983e3700STom Rini 	writel(0x00001ff0, &gpmc_cfg->timeout_control);
170*983e3700STom Rini 	writel(gpmc_cs0_flash == MTD_DEV_TYPE_NOR ?
171*983e3700STom Rini 		0x00000200 : 0x00000012, &gpmc_cfg->config);
172*983e3700STom Rini 
173*983e3700STom Rini 	set_gpmc_cs0(gpmc_cs0_flash);
174*983e3700STom Rini }
175