xref: /rk3399_rockchip-uboot/arch/arm/mach-omap2/clocks-common.c (revision b8c908762c7828b99af99dd688f775ae53506b1d)
1983e3700STom Rini /*
2983e3700STom Rini  *
3983e3700STom Rini  * Clock initialization for OMAP4
4983e3700STom Rini  *
5983e3700STom Rini  * (C) Copyright 2010
6983e3700STom Rini  * Texas Instruments, <www.ti.com>
7983e3700STom Rini  *
8983e3700STom Rini  * Aneesh V <aneesh@ti.com>
9983e3700STom Rini  *
10983e3700STom Rini  * Based on previous work by:
11983e3700STom Rini  *	Santosh Shilimkar <santosh.shilimkar@ti.com>
12983e3700STom Rini  *	Rajendra Nayak <rnayak@ti.com>
13983e3700STom Rini  *
14983e3700STom Rini  * SPDX-License-Identifier:	GPL-2.0+
15983e3700STom Rini  */
16983e3700STom Rini #include <common.h>
17983e3700STom Rini #include <i2c.h>
18983e3700STom Rini #include <asm/omap_common.h>
19983e3700STom Rini #include <asm/gpio.h>
20983e3700STom Rini #include <asm/arch/clock.h>
21983e3700STom Rini #include <asm/arch/sys_proto.h>
22983e3700STom Rini #include <asm/utils.h>
23983e3700STom Rini #include <asm/omap_gpio.h>
24983e3700STom Rini #include <asm/emif.h>
25983e3700STom Rini 
26983e3700STom Rini #ifndef CONFIG_SPL_BUILD
27983e3700STom Rini /*
28983e3700STom Rini  * printing to console doesn't work unless
29983e3700STom Rini  * this code is executed from SPL
30983e3700STom Rini  */
31983e3700STom Rini #define printf(fmt, args...)
32983e3700STom Rini #define puts(s)
33983e3700STom Rini #endif
34983e3700STom Rini 
35983e3700STom Rini const u32 sys_clk_array[8] = {
36983e3700STom Rini 	12000000,	       /* 12 MHz */
37983e3700STom Rini 	20000000,		/* 20 MHz */
38983e3700STom Rini 	16800000,	       /* 16.8 MHz */
39983e3700STom Rini 	19200000,	       /* 19.2 MHz */
40983e3700STom Rini 	26000000,	       /* 26 MHz */
41983e3700STom Rini 	27000000,	       /* 27 MHz */
42983e3700STom Rini 	38400000,	       /* 38.4 MHz */
43983e3700STom Rini };
44983e3700STom Rini 
__get_sys_clk_index(void)45983e3700STom Rini static inline u32 __get_sys_clk_index(void)
46983e3700STom Rini {
47983e3700STom Rini 	s8 ind;
48983e3700STom Rini 	/*
49983e3700STom Rini 	 * For ES1 the ROM code calibration of sys clock is not reliable
50983e3700STom Rini 	 * due to hw issue. So, use hard-coded value. If this value is not
51983e3700STom Rini 	 * correct for any board over-ride this function in board file
52983e3700STom Rini 	 * From ES2.0 onwards you will get this information from
53983e3700STom Rini 	 * CM_SYS_CLKSEL
54983e3700STom Rini 	 */
55983e3700STom Rini 	if (omap_revision() == OMAP4430_ES1_0)
56983e3700STom Rini 		ind = OMAP_SYS_CLK_IND_38_4_MHZ;
57983e3700STom Rini 	else {
58983e3700STom Rini 		/* SYS_CLKSEL - 1 to match the dpll param array indices */
59983e3700STom Rini 		ind = (readl((*prcm)->cm_sys_clksel) &
60983e3700STom Rini 			CM_SYS_CLKSEL_SYS_CLKSEL_MASK) - 1;
61983e3700STom Rini 	}
62983e3700STom Rini 	return ind;
63983e3700STom Rini }
64983e3700STom Rini 
65983e3700STom Rini u32 get_sys_clk_index(void)
66983e3700STom Rini 	__attribute__ ((weak, alias("__get_sys_clk_index")));
67983e3700STom Rini 
get_sys_clk_freq(void)68983e3700STom Rini u32 get_sys_clk_freq(void)
69983e3700STom Rini {
70983e3700STom Rini 	u8 index = get_sys_clk_index();
71983e3700STom Rini 	return sys_clk_array[index];
72983e3700STom Rini }
73983e3700STom Rini 
setup_post_dividers(u32 const base,const struct dpll_params * params)74983e3700STom Rini void setup_post_dividers(u32 const base, const struct dpll_params *params)
75983e3700STom Rini {
76983e3700STom Rini 	struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
77983e3700STom Rini 
78983e3700STom Rini 	/* Setup post-dividers */
79983e3700STom Rini 	if (params->m2 >= 0)
80983e3700STom Rini 		writel(params->m2, &dpll_regs->cm_div_m2_dpll);
81983e3700STom Rini 	if (params->m3 >= 0)
82983e3700STom Rini 		writel(params->m3, &dpll_regs->cm_div_m3_dpll);
83983e3700STom Rini 	if (params->m4_h11 >= 0)
84983e3700STom Rini 		writel(params->m4_h11, &dpll_regs->cm_div_m4_h11_dpll);
85983e3700STom Rini 	if (params->m5_h12 >= 0)
86983e3700STom Rini 		writel(params->m5_h12, &dpll_regs->cm_div_m5_h12_dpll);
87983e3700STom Rini 	if (params->m6_h13 >= 0)
88983e3700STom Rini 		writel(params->m6_h13, &dpll_regs->cm_div_m6_h13_dpll);
89983e3700STom Rini 	if (params->m7_h14 >= 0)
90983e3700STom Rini 		writel(params->m7_h14, &dpll_regs->cm_div_m7_h14_dpll);
91983e3700STom Rini 	if (params->h21 >= 0)
92983e3700STom Rini 		writel(params->h21, &dpll_regs->cm_div_h21_dpll);
93983e3700STom Rini 	if (params->h22 >= 0)
94983e3700STom Rini 		writel(params->h22, &dpll_regs->cm_div_h22_dpll);
95983e3700STom Rini 	if (params->h23 >= 0)
96983e3700STom Rini 		writel(params->h23, &dpll_regs->cm_div_h23_dpll);
97983e3700STom Rini 	if (params->h24 >= 0)
98983e3700STom Rini 		writel(params->h24, &dpll_regs->cm_div_h24_dpll);
99983e3700STom Rini }
100983e3700STom Rini 
do_bypass_dpll(u32 const base)101983e3700STom Rini static inline void do_bypass_dpll(u32 const base)
102983e3700STom Rini {
103983e3700STom Rini 	struct dpll_regs *dpll_regs = (struct dpll_regs *)base;
104983e3700STom Rini 
105983e3700STom Rini 	clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
106983e3700STom Rini 			CM_CLKMODE_DPLL_DPLL_EN_MASK,
107983e3700STom Rini 			DPLL_EN_FAST_RELOCK_BYPASS <<
108983e3700STom Rini 			CM_CLKMODE_DPLL_EN_SHIFT);
109983e3700STom Rini }
110983e3700STom Rini 
wait_for_bypass(u32 const base)111983e3700STom Rini static inline void wait_for_bypass(u32 const base)
112983e3700STom Rini {
113983e3700STom Rini 	struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
114983e3700STom Rini 
115983e3700STom Rini 	if (!wait_on_value(ST_DPLL_CLK_MASK, 0, &dpll_regs->cm_idlest_dpll,
116983e3700STom Rini 				LDELAY)) {
117983e3700STom Rini 		printf("Bypassing DPLL failed %x\n", base);
118983e3700STom Rini 	}
119983e3700STom Rini }
120983e3700STom Rini 
do_lock_dpll(u32 const base)121983e3700STom Rini static inline void do_lock_dpll(u32 const base)
122983e3700STom Rini {
123983e3700STom Rini 	struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
124983e3700STom Rini 
125983e3700STom Rini 	clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
126983e3700STom Rini 		      CM_CLKMODE_DPLL_DPLL_EN_MASK,
127983e3700STom Rini 		      DPLL_EN_LOCK << CM_CLKMODE_DPLL_EN_SHIFT);
128983e3700STom Rini }
129983e3700STom Rini 
wait_for_lock(u32 const base)130983e3700STom Rini static inline void wait_for_lock(u32 const base)
131983e3700STom Rini {
132983e3700STom Rini 	struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
133983e3700STom Rini 
134983e3700STom Rini 	if (!wait_on_value(ST_DPLL_CLK_MASK, ST_DPLL_CLK_MASK,
135983e3700STom Rini 		&dpll_regs->cm_idlest_dpll, LDELAY)) {
136983e3700STom Rini 		printf("DPLL locking failed for %x\n", base);
137983e3700STom Rini 		hang();
138983e3700STom Rini 	}
139983e3700STom Rini }
140983e3700STom Rini 
check_for_lock(u32 const base)141983e3700STom Rini inline u32 check_for_lock(u32 const base)
142983e3700STom Rini {
143983e3700STom Rini 	struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
144983e3700STom Rini 	u32 lock = readl(&dpll_regs->cm_idlest_dpll) & ST_DPLL_CLK_MASK;
145983e3700STom Rini 
146983e3700STom Rini 	return lock;
147983e3700STom Rini }
148983e3700STom Rini 
get_mpu_dpll_params(struct dplls const * dpll_data)149983e3700STom Rini const struct dpll_params *get_mpu_dpll_params(struct dplls const *dpll_data)
150983e3700STom Rini {
151983e3700STom Rini 	u32 sysclk_ind = get_sys_clk_index();
152983e3700STom Rini 	return &dpll_data->mpu[sysclk_ind];
153983e3700STom Rini }
154983e3700STom Rini 
get_core_dpll_params(struct dplls const * dpll_data)155983e3700STom Rini const struct dpll_params *get_core_dpll_params(struct dplls const *dpll_data)
156983e3700STom Rini {
157983e3700STom Rini 	u32 sysclk_ind = get_sys_clk_index();
158983e3700STom Rini 	return &dpll_data->core[sysclk_ind];
159983e3700STom Rini }
160983e3700STom Rini 
get_per_dpll_params(struct dplls const * dpll_data)161983e3700STom Rini const struct dpll_params *get_per_dpll_params(struct dplls const *dpll_data)
162983e3700STom Rini {
163983e3700STom Rini 	u32 sysclk_ind = get_sys_clk_index();
164983e3700STom Rini 	return &dpll_data->per[sysclk_ind];
165983e3700STom Rini }
166983e3700STom Rini 
get_iva_dpll_params(struct dplls const * dpll_data)167983e3700STom Rini const struct dpll_params *get_iva_dpll_params(struct dplls const *dpll_data)
168983e3700STom Rini {
169983e3700STom Rini 	u32 sysclk_ind = get_sys_clk_index();
170983e3700STom Rini 	return &dpll_data->iva[sysclk_ind];
171983e3700STom Rini }
172983e3700STom Rini 
get_usb_dpll_params(struct dplls const * dpll_data)173983e3700STom Rini const struct dpll_params *get_usb_dpll_params(struct dplls const *dpll_data)
174983e3700STom Rini {
175983e3700STom Rini 	u32 sysclk_ind = get_sys_clk_index();
176983e3700STom Rini 	return &dpll_data->usb[sysclk_ind];
177983e3700STom Rini }
178983e3700STom Rini 
get_abe_dpll_params(struct dplls const * dpll_data)179983e3700STom Rini const struct dpll_params *get_abe_dpll_params(struct dplls const *dpll_data)
180983e3700STom Rini {
181983e3700STom Rini #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
182983e3700STom Rini 	u32 sysclk_ind = get_sys_clk_index();
183983e3700STom Rini 	return &dpll_data->abe[sysclk_ind];
184983e3700STom Rini #else
185983e3700STom Rini 	return dpll_data->abe;
186983e3700STom Rini #endif
187983e3700STom Rini }
188983e3700STom Rini 
get_ddr_dpll_params(struct dplls const * dpll_data)189983e3700STom Rini static const struct dpll_params *get_ddr_dpll_params
190983e3700STom Rini 			(struct dplls const *dpll_data)
191983e3700STom Rini {
192983e3700STom Rini 	u32 sysclk_ind = get_sys_clk_index();
193983e3700STom Rini 
194983e3700STom Rini 	if (!dpll_data->ddr)
195983e3700STom Rini 		return NULL;
196983e3700STom Rini 	return &dpll_data->ddr[sysclk_ind];
197983e3700STom Rini }
198983e3700STom Rini 
199983e3700STom Rini #ifdef CONFIG_DRIVER_TI_CPSW
get_gmac_dpll_params(struct dplls const * dpll_data)200983e3700STom Rini static const struct dpll_params *get_gmac_dpll_params
201983e3700STom Rini 			(struct dplls const *dpll_data)
202983e3700STom Rini {
203983e3700STom Rini 	u32 sysclk_ind = get_sys_clk_index();
204983e3700STom Rini 
205983e3700STom Rini 	if (!dpll_data->gmac)
206983e3700STom Rini 		return NULL;
207983e3700STom Rini 	return &dpll_data->gmac[sysclk_ind];
208983e3700STom Rini }
209983e3700STom Rini #endif
210983e3700STom Rini 
do_setup_dpll(u32 const base,const struct dpll_params * params,u8 lock,char * dpll)211983e3700STom Rini static void do_setup_dpll(u32 const base, const struct dpll_params *params,
212983e3700STom Rini 				u8 lock, char *dpll)
213983e3700STom Rini {
214983e3700STom Rini 	u32 temp, M, N;
215983e3700STom Rini 	struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
216983e3700STom Rini 
217983e3700STom Rini 	if (!params)
218983e3700STom Rini 		return;
219983e3700STom Rini 
220983e3700STom Rini 	temp = readl(&dpll_regs->cm_clksel_dpll);
221983e3700STom Rini 
222983e3700STom Rini 	if (check_for_lock(base)) {
223983e3700STom Rini 		/*
224983e3700STom Rini 		 * The Dpll has already been locked by rom code using CH.
225983e3700STom Rini 		 * Check if M,N are matching with Ideal nominal opp values.
226983e3700STom Rini 		 * If matches, skip the rest otherwise relock.
227983e3700STom Rini 		 */
228983e3700STom Rini 		M = (temp & CM_CLKSEL_DPLL_M_MASK) >> CM_CLKSEL_DPLL_M_SHIFT;
229983e3700STom Rini 		N = (temp & CM_CLKSEL_DPLL_N_MASK) >> CM_CLKSEL_DPLL_N_SHIFT;
230983e3700STom Rini 		if ((M != (params->m)) || (N != (params->n))) {
231983e3700STom Rini 			debug("\n %s Dpll locked, but not for ideal M = %d,"
232983e3700STom Rini 				"N = %d values, current values are M = %d,"
233983e3700STom Rini 				"N= %d" , dpll, params->m, params->n,
234983e3700STom Rini 				M, N);
235983e3700STom Rini 		} else {
236983e3700STom Rini 			/* Dpll locked with ideal values for nominal opps. */
237983e3700STom Rini 			debug("\n %s Dpll already locked with ideal"
238983e3700STom Rini 						"nominal opp values", dpll);
239983e3700STom Rini 
240983e3700STom Rini 			bypass_dpll(base);
241983e3700STom Rini 			goto setup_post_dividers;
242983e3700STom Rini 		}
243983e3700STom Rini 	}
244983e3700STom Rini 
245983e3700STom Rini 	bypass_dpll(base);
246983e3700STom Rini 
247983e3700STom Rini 	/* Set M & N */
248983e3700STom Rini 	temp &= ~CM_CLKSEL_DPLL_M_MASK;
249983e3700STom Rini 	temp |= (params->m << CM_CLKSEL_DPLL_M_SHIFT) & CM_CLKSEL_DPLL_M_MASK;
250983e3700STom Rini 
251983e3700STom Rini 	temp &= ~CM_CLKSEL_DPLL_N_MASK;
252983e3700STom Rini 	temp |= (params->n << CM_CLKSEL_DPLL_N_SHIFT) & CM_CLKSEL_DPLL_N_MASK;
253983e3700STom Rini 
254983e3700STom Rini 	writel(temp, &dpll_regs->cm_clksel_dpll);
255983e3700STom Rini 
256983e3700STom Rini setup_post_dividers:
257983e3700STom Rini 	setup_post_dividers(base, params);
258983e3700STom Rini 
259983e3700STom Rini 	/* Lock */
260983e3700STom Rini 	if (lock)
261983e3700STom Rini 		do_lock_dpll(base);
262983e3700STom Rini 
263983e3700STom Rini 	/* Wait till the DPLL locks */
264983e3700STom Rini 	if (lock)
265983e3700STom Rini 		wait_for_lock(base);
266983e3700STom Rini }
267983e3700STom Rini 
omap_ddr_clk(void)268983e3700STom Rini u32 omap_ddr_clk(void)
269983e3700STom Rini {
270983e3700STom Rini 	u32 ddr_clk, sys_clk_khz, omap_rev, divider;
271983e3700STom Rini 	const struct dpll_params *core_dpll_params;
272983e3700STom Rini 
273983e3700STom Rini 	omap_rev = omap_revision();
274983e3700STom Rini 	sys_clk_khz = get_sys_clk_freq() / 1000;
275983e3700STom Rini 
276983e3700STom Rini 	core_dpll_params = get_core_dpll_params(*dplls_data);
277983e3700STom Rini 
278983e3700STom Rini 	debug("sys_clk %d\n ", sys_clk_khz * 1000);
279983e3700STom Rini 
280983e3700STom Rini 	/* Find Core DPLL locked frequency first */
281983e3700STom Rini 	ddr_clk = sys_clk_khz * 2 * core_dpll_params->m /
282983e3700STom Rini 			(core_dpll_params->n + 1);
283983e3700STom Rini 
284983e3700STom Rini 	if (omap_rev < OMAP5430_ES1_0) {
285983e3700STom Rini 		/*
286983e3700STom Rini 		 * DDR frequency is PHY_ROOT_CLK/2
287983e3700STom Rini 		 * PHY_ROOT_CLK = Fdpll/2/M2
288983e3700STom Rini 		 */
289983e3700STom Rini 		divider = 4;
290983e3700STom Rini 	} else {
291983e3700STom Rini 		/*
292983e3700STom Rini 		 * DDR frequency is PHY_ROOT_CLK
293983e3700STom Rini 		 * PHY_ROOT_CLK = Fdpll/2/M2
294983e3700STom Rini 		 */
295983e3700STom Rini 		divider = 2;
296983e3700STom Rini 	}
297983e3700STom Rini 
298983e3700STom Rini 	ddr_clk = ddr_clk / divider / core_dpll_params->m2;
299983e3700STom Rini 	ddr_clk *= 1000;	/* convert to Hz */
300983e3700STom Rini 	debug("ddr_clk %d\n ", ddr_clk);
301983e3700STom Rini 
302983e3700STom Rini 	return ddr_clk;
303983e3700STom Rini }
304983e3700STom Rini 
305983e3700STom Rini /*
306983e3700STom Rini  * Lock MPU dpll
307983e3700STom Rini  *
308983e3700STom Rini  * Resulting MPU frequencies:
309983e3700STom Rini  * 4430 ES1.0	: 600 MHz
310983e3700STom Rini  * 4430 ES2.x	: 792 MHz (OPP Turbo)
311983e3700STom Rini  * 4460		: 920 MHz (OPP Turbo) - DCC disabled
312983e3700STom Rini  */
configure_mpu_dpll(void)313983e3700STom Rini void configure_mpu_dpll(void)
314983e3700STom Rini {
315983e3700STom Rini 	const struct dpll_params *params;
316983e3700STom Rini 	struct dpll_regs *mpu_dpll_regs;
317983e3700STom Rini 	u32 omap_rev;
318983e3700STom Rini 	omap_rev = omap_revision();
319983e3700STom Rini 
320983e3700STom Rini 	/*
321983e3700STom Rini 	 * DCC and clock divider settings for 4460.
322983e3700STom Rini 	 * DCC is required, if more than a certain frequency is required.
323983e3700STom Rini 	 * For, 4460 > 1GHZ.
324983e3700STom Rini 	 *     5430 > 1.4GHZ.
325983e3700STom Rini 	 */
326983e3700STom Rini 	if ((omap_rev >= OMAP4460_ES1_0) && (omap_rev < OMAP5430_ES1_0)) {
327983e3700STom Rini 		mpu_dpll_regs =
328983e3700STom Rini 			(struct dpll_regs *)((*prcm)->cm_clkmode_dpll_mpu);
329983e3700STom Rini 		bypass_dpll((*prcm)->cm_clkmode_dpll_mpu);
330983e3700STom Rini 		clrbits_le32((*prcm)->cm_mpu_mpu_clkctrl,
331983e3700STom Rini 			MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK);
332983e3700STom Rini 		setbits_le32((*prcm)->cm_mpu_mpu_clkctrl,
333983e3700STom Rini 			MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK);
334983e3700STom Rini 		clrbits_le32(&mpu_dpll_regs->cm_clksel_dpll,
335983e3700STom Rini 			CM_CLKSEL_DCC_EN_MASK);
336983e3700STom Rini 	}
337983e3700STom Rini 
338983e3700STom Rini 	params = get_mpu_dpll_params(*dplls_data);
339983e3700STom Rini 
340983e3700STom Rini 	do_setup_dpll((*prcm)->cm_clkmode_dpll_mpu, params, DPLL_LOCK, "mpu");
341983e3700STom Rini 	debug("MPU DPLL locked\n");
342983e3700STom Rini }
343983e3700STom Rini 
344983e3700STom Rini #if defined(CONFIG_USB_EHCI_OMAP) || defined(CONFIG_USB_XHCI_OMAP) || \
345983e3700STom Rini 	defined(CONFIG_USB_MUSB_OMAP2PLUS)
setup_usb_dpll(void)346983e3700STom Rini static void setup_usb_dpll(void)
347983e3700STom Rini {
348983e3700STom Rini 	const struct dpll_params *params;
349983e3700STom Rini 	u32 sys_clk_khz, sd_div, num, den;
350983e3700STom Rini 
351983e3700STom Rini 	sys_clk_khz = get_sys_clk_freq() / 1000;
352983e3700STom Rini 	/*
353983e3700STom Rini 	 * USB:
354983e3700STom Rini 	 * USB dpll is J-type. Need to set DPLL_SD_DIV for jitter correction
355983e3700STom Rini 	 * DPLL_SD_DIV = CEILING ([DPLL_MULT/(DPLL_DIV+1)]* CLKINP / 250)
356983e3700STom Rini 	 *      - where CLKINP is sys_clk in MHz
357983e3700STom Rini 	 * Use CLKINP in KHz and adjust the denominator accordingly so
358983e3700STom Rini 	 * that we have enough accuracy and at the same time no overflow
359983e3700STom Rini 	 */
360983e3700STom Rini 	params = get_usb_dpll_params(*dplls_data);
361983e3700STom Rini 	num = params->m * sys_clk_khz;
362983e3700STom Rini 	den = (params->n + 1) * 250 * 1000;
363983e3700STom Rini 	num += den - 1;
364983e3700STom Rini 	sd_div = num / den;
365983e3700STom Rini 	clrsetbits_le32((*prcm)->cm_clksel_dpll_usb,
366983e3700STom Rini 			CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK,
367983e3700STom Rini 			sd_div << CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT);
368983e3700STom Rini 
369983e3700STom Rini 	/* Now setup the dpll with the regular function */
370983e3700STom Rini 	do_setup_dpll((*prcm)->cm_clkmode_dpll_usb, params, DPLL_LOCK, "usb");
371983e3700STom Rini }
372983e3700STom Rini #endif
373983e3700STom Rini 
setup_dplls(void)374983e3700STom Rini static void setup_dplls(void)
375983e3700STom Rini {
376983e3700STom Rini 	u32 temp;
377983e3700STom Rini 	const struct dpll_params *params;
378983e3700STom Rini 	struct emif_reg_struct *emif = (struct emif_reg_struct *)EMIF1_BASE;
379983e3700STom Rini 
380983e3700STom Rini 	debug("setup_dplls\n");
381983e3700STom Rini 
382983e3700STom Rini 	/* CORE dpll */
383983e3700STom Rini 	params = get_core_dpll_params(*dplls_data);	/* default - safest */
384983e3700STom Rini 	/*
385983e3700STom Rini 	 * Do not lock the core DPLL now. Just set it up.
386983e3700STom Rini 	 * Core DPLL will be locked after setting up EMIF
387983e3700STom Rini 	 * using the FREQ_UPDATE method(freq_update_core())
388983e3700STom Rini 	 */
389983e3700STom Rini 	if (emif_sdram_type(readl(&emif->emif_sdram_config)) ==
390983e3700STom Rini 	    EMIF_SDRAM_TYPE_LPDDR2)
391983e3700STom Rini 		do_setup_dpll((*prcm)->cm_clkmode_dpll_core, params,
392983e3700STom Rini 							DPLL_NO_LOCK, "core");
393983e3700STom Rini 	else
394983e3700STom Rini 		do_setup_dpll((*prcm)->cm_clkmode_dpll_core, params,
395983e3700STom Rini 							DPLL_LOCK, "core");
396983e3700STom Rini 	/* Set the ratios for CORE_CLK, L3_CLK, L4_CLK */
397983e3700STom Rini 	temp = (CLKSEL_CORE_X2_DIV_1 << CLKSEL_CORE_SHIFT) |
398983e3700STom Rini 	    (CLKSEL_L3_CORE_DIV_2 << CLKSEL_L3_SHIFT) |
399983e3700STom Rini 	    (CLKSEL_L4_L3_DIV_2 << CLKSEL_L4_SHIFT);
400983e3700STom Rini 	writel(temp, (*prcm)->cm_clksel_core);
401983e3700STom Rini 	debug("Core DPLL configured\n");
402983e3700STom Rini 
403983e3700STom Rini 	/* lock PER dpll */
404983e3700STom Rini 	params = get_per_dpll_params(*dplls_data);
405983e3700STom Rini 	do_setup_dpll((*prcm)->cm_clkmode_dpll_per,
406983e3700STom Rini 			params, DPLL_LOCK, "per");
407983e3700STom Rini 	debug("PER DPLL locked\n");
408983e3700STom Rini 
409983e3700STom Rini 	/* MPU dpll */
410983e3700STom Rini 	configure_mpu_dpll();
411983e3700STom Rini 
412983e3700STom Rini #if defined(CONFIG_USB_EHCI_OMAP) || defined(CONFIG_USB_XHCI_OMAP) || \
413983e3700STom Rini 	defined(CONFIG_USB_MUSB_OMAP2PLUS)
414983e3700STom Rini 	setup_usb_dpll();
415983e3700STom Rini #endif
416983e3700STom Rini 	params = get_ddr_dpll_params(*dplls_data);
417983e3700STom Rini 	do_setup_dpll((*prcm)->cm_clkmode_dpll_ddrphy,
418983e3700STom Rini 		      params, DPLL_LOCK, "ddr");
419983e3700STom Rini 
420983e3700STom Rini #ifdef CONFIG_DRIVER_TI_CPSW
421983e3700STom Rini 	params = get_gmac_dpll_params(*dplls_data);
422983e3700STom Rini 	do_setup_dpll((*prcm)->cm_clkmode_dpll_gmac, params,
423983e3700STom Rini 		      DPLL_LOCK, "gmac");
424983e3700STom Rini #endif
425983e3700STom Rini }
426983e3700STom Rini 
get_offset_code(u32 volt_offset,struct pmic_data * pmic)427983e3700STom Rini u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic)
428983e3700STom Rini {
429983e3700STom Rini 	u32 offset_code;
430983e3700STom Rini 
431983e3700STom Rini 	volt_offset -= pmic->base_offset;
432983e3700STom Rini 
433983e3700STom Rini 	offset_code = (volt_offset + pmic->step - 1) / pmic->step;
434983e3700STom Rini 
435983e3700STom Rini 	/*
436983e3700STom Rini 	 * Offset codes 1-6 all give the base voltage in Palmas
437983e3700STom Rini 	 * Offset code 0 switches OFF the SMPS
438983e3700STom Rini 	 */
439983e3700STom Rini 	return offset_code + pmic->start_code;
440983e3700STom Rini }
441983e3700STom Rini 
do_scale_vcore(u32 vcore_reg,u32 volt_mv,struct pmic_data * pmic)442983e3700STom Rini void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic)
443983e3700STom Rini {
444983e3700STom Rini 	u32 offset_code;
445983e3700STom Rini 	u32 offset = volt_mv;
446983e3700STom Rini 	int ret = 0;
447983e3700STom Rini 
448983e3700STom Rini 	if (!volt_mv)
449983e3700STom Rini 		return;
450983e3700STom Rini 
451983e3700STom Rini 	pmic->pmic_bus_init();
452983e3700STom Rini 	/* See if we can first get the GPIO if needed */
453983e3700STom Rini 	if (pmic->gpio_en)
454983e3700STom Rini 		ret = gpio_request(pmic->gpio, "PMIC_GPIO");
455983e3700STom Rini 
456983e3700STom Rini 	if (ret < 0) {
457983e3700STom Rini 		printf("%s: gpio %d request failed %d\n", __func__,
458983e3700STom Rini 							pmic->gpio, ret);
459983e3700STom Rini 		return;
460983e3700STom Rini 	}
461983e3700STom Rini 
462983e3700STom Rini 	/* Pull the GPIO low to select SET0 register, while we program SET1 */
463983e3700STom Rini 	if (pmic->gpio_en)
464983e3700STom Rini 		gpio_direction_output(pmic->gpio, 0);
465983e3700STom Rini 
466983e3700STom Rini 	/* convert to uV for better accuracy in the calculations */
467983e3700STom Rini 	offset *= 1000;
468983e3700STom Rini 
469983e3700STom Rini 	offset_code = get_offset_code(offset, pmic);
470983e3700STom Rini 
471983e3700STom Rini 	debug("do_scale_vcore: volt - %d offset_code - 0x%x\n", volt_mv,
472983e3700STom Rini 		offset_code);
473983e3700STom Rini 
474983e3700STom Rini 	if (pmic->pmic_write(pmic->i2c_slave_addr, vcore_reg, offset_code))
475983e3700STom Rini 		printf("Scaling voltage failed for 0x%x\n", vcore_reg);
476983e3700STom Rini 	if (pmic->gpio_en)
477983e3700STom Rini 		gpio_direction_output(pmic->gpio, 1);
478983e3700STom Rini }
479983e3700STom Rini 
get_voltrail_opp(int rail_offset)480beb71279SLokesh Vutla int __weak get_voltrail_opp(int rail_offset)
481beb71279SLokesh Vutla {
482beb71279SLokesh Vutla 	/*
483beb71279SLokesh Vutla 	 * By default return OPP_NOM for all voltage rails.
484beb71279SLokesh Vutla 	 */
485beb71279SLokesh Vutla 	return OPP_NOM;
486beb71279SLokesh Vutla }
487beb71279SLokesh Vutla 
optimize_vcore_voltage(struct volts const * v,int opp)488beb71279SLokesh Vutla static u32 optimize_vcore_voltage(struct volts const *v, int opp)
489983e3700STom Rini {
490983e3700STom Rini 	u32 val;
491beb71279SLokesh Vutla 
492beb71279SLokesh Vutla 	if (!v->value[opp])
493983e3700STom Rini 		return 0;
494beb71279SLokesh Vutla 	if (!v->efuse.reg[opp])
495beb71279SLokesh Vutla 		return v->value[opp];
496983e3700STom Rini 
497983e3700STom Rini 	switch (v->efuse.reg_bits) {
498983e3700STom Rini 	case 16:
499beb71279SLokesh Vutla 		val = readw(v->efuse.reg[opp]);
500983e3700STom Rini 		break;
501983e3700STom Rini 	case 32:
502beb71279SLokesh Vutla 		val = readl(v->efuse.reg[opp]);
503983e3700STom Rini 		break;
504983e3700STom Rini 	default:
505983e3700STom Rini 		printf("Error: efuse 0x%08x bits=%d unknown\n",
506beb71279SLokesh Vutla 		       v->efuse.reg[opp], v->efuse.reg_bits);
507beb71279SLokesh Vutla 		return v->value[opp];
508983e3700STom Rini 	}
509983e3700STom Rini 
510983e3700STom Rini 	if (!val) {
511983e3700STom Rini 		printf("Error: efuse 0x%08x bits=%d val=0, using %d\n",
512beb71279SLokesh Vutla 		       v->efuse.reg[opp], v->efuse.reg_bits, v->value[opp]);
513beb71279SLokesh Vutla 		return v->value[opp];
514983e3700STom Rini 	}
515983e3700STom Rini 
516983e3700STom Rini 	debug("%s:efuse 0x%08x bits=%d Vnom=%d, using efuse value %d\n",
517beb71279SLokesh Vutla 	      __func__, v->efuse.reg[opp], v->efuse.reg_bits, v->value[opp],
518beb71279SLokesh Vutla 	      val);
519983e3700STom Rini 	return val;
520983e3700STom Rini }
521983e3700STom Rini 
522983e3700STom Rini #ifdef CONFIG_IODELAY_RECALIBRATION
recalibrate_iodelay(void)523983e3700STom Rini void __weak recalibrate_iodelay(void)
524983e3700STom Rini {
525983e3700STom Rini }
526983e3700STom Rini #endif
527983e3700STom Rini 
528983e3700STom Rini /*
529983e3700STom Rini  * Setup the voltages for the main SoC core power domains.
530983e3700STom Rini  * We start with the maximum voltages allowed here, as set in the corresponding
531983e3700STom Rini  * vcores_data struct, and then scale (usually down) to the fused values that
532983e3700STom Rini  * are retrieved from the SoC. The scaling happens only if the efuse.reg fields
533983e3700STom Rini  * are initialised.
534983e3700STom Rini  * Rail grouping is supported for the DRA7xx SoCs only, therefore the code is
535983e3700STom Rini  * compiled conditionally. Note that the new code writes the scaled (or zeroed)
536983e3700STom Rini  * values back to the vcores_data struct for eventual reuse. Zero values mean
537983e3700STom Rini  * that the corresponding rails are not controlled separately, and are not sent
538983e3700STom Rini  * to the PMIC.
539983e3700STom Rini  */
scale_vcores(struct vcores_data const * vcores)540983e3700STom Rini void scale_vcores(struct vcores_data const *vcores)
541983e3700STom Rini {
542beb71279SLokesh Vutla 	int i, opp, j, ol;
543983e3700STom Rini 	struct volts *pv = (struct volts *)vcores;
544983e3700STom Rini 	struct volts *px;
545983e3700STom Rini 
546983e3700STom Rini 	for (i=0; i<(sizeof(struct vcores_data)/sizeof(struct volts)); i++) {
547beb71279SLokesh Vutla 		opp = get_voltrail_opp(i);
548beb71279SLokesh Vutla 		debug("%d -> ", pv->value[opp]);
549beb71279SLokesh Vutla 
550beb71279SLokesh Vutla 		if (pv->value[opp]) {
551983e3700STom Rini 			/* Handle non-empty members only */
552beb71279SLokesh Vutla 			pv->value[opp] = optimize_vcore_voltage(pv, opp);
553983e3700STom Rini      			px = (struct volts *)vcores;
554beb71279SLokesh Vutla 			j = 0;
555983e3700STom Rini 			while (px < pv) {
556983e3700STom Rini 				/*
557983e3700STom Rini 				 * Scan already handled non-empty members to see
558983e3700STom Rini 				 * if we have a group and find the max voltage,
559983e3700STom Rini 				 * which is set to the first occurance of the
560983e3700STom Rini 				 * particular SMPS; the other group voltages are
561983e3700STom Rini 				 * zeroed.
562983e3700STom Rini 				 */
563beb71279SLokesh Vutla 				ol = get_voltrail_opp(j);
564beb71279SLokesh Vutla 				if (px->value[ol] &&
565beb71279SLokesh Vutla 				    (pv->pmic->i2c_slave_addr ==
566983e3700STom Rini 				     px->pmic->i2c_slave_addr) &&
567983e3700STom Rini 				    (pv->addr == px->addr)) {
568983e3700STom Rini 					/* Same PMIC, same SMPS */
569beb71279SLokesh Vutla 					if (pv->value[opp] > px->value[ol])
570beb71279SLokesh Vutla 						px->value[ol] = pv->value[opp];
571983e3700STom Rini 
572beb71279SLokesh Vutla 					pv->value[opp] = 0;
573983e3700STom Rini 				}
574983e3700STom Rini 				px++;
575beb71279SLokesh Vutla 				j++;
576983e3700STom Rini 			}
577983e3700STom Rini 		}
578beb71279SLokesh Vutla 		debug("%d\n", pv->value[opp]);
579983e3700STom Rini 		pv++;
580983e3700STom Rini 	}
581983e3700STom Rini 
582beb71279SLokesh Vutla 	opp = get_voltrail_opp(VOLT_CORE);
583beb71279SLokesh Vutla 	debug("cor: %d\n", vcores->core.value[opp]);
584beb71279SLokesh Vutla 	do_scale_vcore(vcores->core.addr, vcores->core.value[opp],
585beb71279SLokesh Vutla 		       vcores->core.pmic);
586983e3700STom Rini 	/*
587983e3700STom Rini 	 * IO delay recalibration should be done immediately after
588983e3700STom Rini 	 * adjusting AVS voltages for VDD_CORE_L.
589983e3700STom Rini 	 * Respective boards should call __recalibrate_iodelay()
590983e3700STom Rini 	 * with proper mux, virtual and manual mode configurations.
591983e3700STom Rini 	 */
592983e3700STom Rini #ifdef CONFIG_IODELAY_RECALIBRATION
593983e3700STom Rini 	recalibrate_iodelay();
594983e3700STom Rini #endif
595983e3700STom Rini 
596beb71279SLokesh Vutla 	opp = get_voltrail_opp(VOLT_MPU);
597beb71279SLokesh Vutla 	debug("mpu: %d\n", vcores->mpu.value[opp]);
598beb71279SLokesh Vutla 	do_scale_vcore(vcores->mpu.addr, vcores->mpu.value[opp],
599beb71279SLokesh Vutla 		       vcores->mpu.pmic);
600983e3700STom Rini 	/* Configure MPU ABB LDO after scale */
601beb71279SLokesh Vutla 	abb_setup(vcores->mpu.efuse.reg[opp],
602983e3700STom Rini 		  (*ctrl)->control_wkup_ldovbb_mpu_voltage_ctrl,
603983e3700STom Rini 		  (*prcm)->prm_abbldo_mpu_setup,
604983e3700STom Rini 		  (*prcm)->prm_abbldo_mpu_ctrl,
605983e3700STom Rini 		  (*prcm)->prm_irqstatus_mpu_2,
606983e3700STom Rini 		  vcores->mpu.abb_tx_done_mask,
607983e3700STom Rini 		  OMAP_ABB_FAST_OPP);
608983e3700STom Rini 
609beb71279SLokesh Vutla 	opp = get_voltrail_opp(VOLT_MM);
610beb71279SLokesh Vutla 	debug("mm: %d\n", vcores->mm.value[opp]);
611beb71279SLokesh Vutla 	do_scale_vcore(vcores->mm.addr, vcores->mm.value[opp],
612beb71279SLokesh Vutla 		       vcores->mm.pmic);
613983e3700STom Rini 	/* Configure MM ABB LDO after scale */
614beb71279SLokesh Vutla 	abb_setup(vcores->mm.efuse.reg[opp],
615983e3700STom Rini 		  (*ctrl)->control_wkup_ldovbb_mm_voltage_ctrl,
616983e3700STom Rini 		  (*prcm)->prm_abbldo_mm_setup,
617983e3700STom Rini 		  (*prcm)->prm_abbldo_mm_ctrl,
618983e3700STom Rini 		  (*prcm)->prm_irqstatus_mpu,
619983e3700STom Rini 		  vcores->mm.abb_tx_done_mask,
620983e3700STom Rini 		  OMAP_ABB_FAST_OPP);
621983e3700STom Rini 
622beb71279SLokesh Vutla 	opp = get_voltrail_opp(VOLT_GPU);
623beb71279SLokesh Vutla 	debug("gpu: %d\n", vcores->gpu.value[opp]);
624beb71279SLokesh Vutla 	do_scale_vcore(vcores->gpu.addr, vcores->gpu.value[opp],
625beb71279SLokesh Vutla 		       vcores->gpu.pmic);
626983e3700STom Rini 	/* Configure GPU ABB LDO after scale */
627beb71279SLokesh Vutla 	abb_setup(vcores->gpu.efuse.reg[opp],
628983e3700STom Rini 		  (*ctrl)->control_wkup_ldovbb_gpu_voltage_ctrl,
629983e3700STom Rini 		  (*prcm)->prm_abbldo_gpu_setup,
630983e3700STom Rini 		  (*prcm)->prm_abbldo_gpu_ctrl,
631983e3700STom Rini 		  (*prcm)->prm_irqstatus_mpu,
632983e3700STom Rini 		  vcores->gpu.abb_tx_done_mask,
633983e3700STom Rini 		  OMAP_ABB_FAST_OPP);
634beb71279SLokesh Vutla 
635beb71279SLokesh Vutla 	opp = get_voltrail_opp(VOLT_EVE);
636beb71279SLokesh Vutla 	debug("eve: %d\n", vcores->eve.value[opp]);
637beb71279SLokesh Vutla 	do_scale_vcore(vcores->eve.addr, vcores->eve.value[opp],
638beb71279SLokesh Vutla 		       vcores->eve.pmic);
639983e3700STom Rini 	/* Configure EVE ABB LDO after scale */
640beb71279SLokesh Vutla 	abb_setup(vcores->eve.efuse.reg[opp],
641983e3700STom Rini 		  (*ctrl)->control_wkup_ldovbb_eve_voltage_ctrl,
642983e3700STom Rini 		  (*prcm)->prm_abbldo_eve_setup,
643983e3700STom Rini 		  (*prcm)->prm_abbldo_eve_ctrl,
644983e3700STom Rini 		  (*prcm)->prm_irqstatus_mpu,
645983e3700STom Rini 		  vcores->eve.abb_tx_done_mask,
646983e3700STom Rini 		  OMAP_ABB_FAST_OPP);
647beb71279SLokesh Vutla 
648beb71279SLokesh Vutla 	opp = get_voltrail_opp(VOLT_IVA);
649beb71279SLokesh Vutla 	debug("iva: %d\n", vcores->iva.value[opp]);
650beb71279SLokesh Vutla 	do_scale_vcore(vcores->iva.addr, vcores->iva.value[opp],
651beb71279SLokesh Vutla 		       vcores->iva.pmic);
652983e3700STom Rini 	/* Configure IVA ABB LDO after scale */
653beb71279SLokesh Vutla 	abb_setup(vcores->iva.efuse.reg[opp],
654983e3700STom Rini 		  (*ctrl)->control_wkup_ldovbb_iva_voltage_ctrl,
655983e3700STom Rini 		  (*prcm)->prm_abbldo_iva_setup,
656983e3700STom Rini 		  (*prcm)->prm_abbldo_iva_ctrl,
657983e3700STom Rini 		  (*prcm)->prm_irqstatus_mpu,
658983e3700STom Rini 		  vcores->iva.abb_tx_done_mask,
659983e3700STom Rini 		  OMAP_ABB_FAST_OPP);
660983e3700STom Rini }
661983e3700STom Rini 
enable_clock_domain(u32 const clkctrl_reg,u32 enable_mode)662983e3700STom Rini static inline void enable_clock_domain(u32 const clkctrl_reg, u32 enable_mode)
663983e3700STom Rini {
664983e3700STom Rini 	clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
665983e3700STom Rini 			enable_mode << CD_CLKCTRL_CLKTRCTRL_SHIFT);
666983e3700STom Rini 	debug("Enable clock domain - %x\n", clkctrl_reg);
667983e3700STom Rini }
668983e3700STom Rini 
disable_clock_domain(u32 const clkctrl_reg)669983e3700STom Rini static inline void disable_clock_domain(u32 const clkctrl_reg)
670983e3700STom Rini {
671983e3700STom Rini 	clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
672983e3700STom Rini 			CD_CLKCTRL_CLKTRCTRL_SW_SLEEP <<
673983e3700STom Rini 			CD_CLKCTRL_CLKTRCTRL_SHIFT);
674983e3700STom Rini 	debug("Disable clock domain - %x\n", clkctrl_reg);
675983e3700STom Rini }
676983e3700STom Rini 
wait_for_clk_enable(u32 clkctrl_addr)677983e3700STom Rini static inline void wait_for_clk_enable(u32 clkctrl_addr)
678983e3700STom Rini {
679983e3700STom Rini 	u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_DISABLED;
680983e3700STom Rini 	u32 bound = LDELAY;
681983e3700STom Rini 
682983e3700STom Rini 	while ((idlest == MODULE_CLKCTRL_IDLEST_DISABLED) ||
683983e3700STom Rini 		(idlest == MODULE_CLKCTRL_IDLEST_TRANSITIONING)) {
684983e3700STom Rini 
685983e3700STom Rini 		clkctrl = readl(clkctrl_addr);
686983e3700STom Rini 		idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
687983e3700STom Rini 			 MODULE_CLKCTRL_IDLEST_SHIFT;
688983e3700STom Rini 		if (--bound == 0) {
689983e3700STom Rini 			printf("Clock enable failed for 0x%x idlest 0x%x\n",
690983e3700STom Rini 				clkctrl_addr, clkctrl);
691983e3700STom Rini 			return;
692983e3700STom Rini 		}
693983e3700STom Rini 	}
694983e3700STom Rini }
695983e3700STom Rini 
enable_clock_module(u32 const clkctrl_addr,u32 enable_mode,u32 wait_for_enable)696983e3700STom Rini static inline void enable_clock_module(u32 const clkctrl_addr, u32 enable_mode,
697983e3700STom Rini 				u32 wait_for_enable)
698983e3700STom Rini {
699983e3700STom Rini 	clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
700983e3700STom Rini 			enable_mode << MODULE_CLKCTRL_MODULEMODE_SHIFT);
701983e3700STom Rini 	debug("Enable clock module - %x\n", clkctrl_addr);
702983e3700STom Rini 	if (wait_for_enable)
703983e3700STom Rini 		wait_for_clk_enable(clkctrl_addr);
704983e3700STom Rini }
705983e3700STom Rini 
wait_for_clk_disable(u32 clkctrl_addr)706983e3700STom Rini static inline void wait_for_clk_disable(u32 clkctrl_addr)
707983e3700STom Rini {
708983e3700STom Rini 	u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL;
709983e3700STom Rini 	u32 bound = LDELAY;
710983e3700STom Rini 
711983e3700STom Rini 	while ((idlest != MODULE_CLKCTRL_IDLEST_DISABLED)) {
712983e3700STom Rini 		clkctrl = readl(clkctrl_addr);
713983e3700STom Rini 		idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
714983e3700STom Rini 			 MODULE_CLKCTRL_IDLEST_SHIFT;
715983e3700STom Rini 		if (--bound == 0) {
716983e3700STom Rini 			printf("Clock disable failed for 0x%x idlest 0x%x\n",
717983e3700STom Rini 			       clkctrl_addr, clkctrl);
718983e3700STom Rini 			return;
719983e3700STom Rini 		}
720983e3700STom Rini 	}
721983e3700STom Rini }
722983e3700STom Rini 
disable_clock_module(u32 const clkctrl_addr,u32 wait_for_disable)723983e3700STom Rini static inline void disable_clock_module(u32 const clkctrl_addr,
724983e3700STom Rini 					u32 wait_for_disable)
725983e3700STom Rini {
726983e3700STom Rini 	clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
727983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SW_DISABLE <<
728983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SHIFT);
729983e3700STom Rini 	debug("Disable clock module - %x\n", clkctrl_addr);
730983e3700STom Rini 	if (wait_for_disable)
731983e3700STom Rini 		wait_for_clk_disable(clkctrl_addr);
732983e3700STom Rini }
733983e3700STom Rini 
freq_update_core(void)734983e3700STom Rini void freq_update_core(void)
735983e3700STom Rini {
736983e3700STom Rini 	u32 freq_config1 = 0;
737983e3700STom Rini 	const struct dpll_params *core_dpll_params;
738983e3700STom Rini 	u32 omap_rev = omap_revision();
739983e3700STom Rini 
740983e3700STom Rini 	core_dpll_params = get_core_dpll_params(*dplls_data);
741983e3700STom Rini 	/* Put EMIF clock domain in sw wakeup mode */
742983e3700STom Rini 	enable_clock_domain((*prcm)->cm_memif_clkstctrl,
743983e3700STom Rini 				CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
744983e3700STom Rini 	wait_for_clk_enable((*prcm)->cm_memif_emif_1_clkctrl);
745983e3700STom Rini 	wait_for_clk_enable((*prcm)->cm_memif_emif_2_clkctrl);
746983e3700STom Rini 
747983e3700STom Rini 	freq_config1 = SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK |
748983e3700STom Rini 	    SHADOW_FREQ_CONFIG1_DLL_RESET_MASK;
749983e3700STom Rini 
750983e3700STom Rini 	freq_config1 |= (DPLL_EN_LOCK << SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT) &
751983e3700STom Rini 				SHADOW_FREQ_CONFIG1_DPLL_EN_MASK;
752983e3700STom Rini 
753983e3700STom Rini 	freq_config1 |= (core_dpll_params->m2 <<
754983e3700STom Rini 			SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT) &
755983e3700STom Rini 			SHADOW_FREQ_CONFIG1_M2_DIV_MASK;
756983e3700STom Rini 
757983e3700STom Rini 	writel(freq_config1, (*prcm)->cm_shadow_freq_config1);
758983e3700STom Rini 	if (!wait_on_value(SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK, 0,
759983e3700STom Rini 			(u32 *) (*prcm)->cm_shadow_freq_config1, LDELAY)) {
760983e3700STom Rini 		puts("FREQ UPDATE procedure failed!!");
761983e3700STom Rini 		hang();
762983e3700STom Rini 	}
763983e3700STom Rini 
764983e3700STom Rini 	/*
765983e3700STom Rini 	 * Putting EMIF in HW_AUTO is seen to be causing issues with
766983e3700STom Rini 	 * EMIF clocks and the master DLL. Keep EMIF in SW_WKUP
767983e3700STom Rini 	 * in OMAP5430 ES1.0 silicon
768983e3700STom Rini 	 */
769983e3700STom Rini 	if (omap_rev != OMAP5430_ES1_0) {
770983e3700STom Rini 		/* Put EMIF clock domain back in hw auto mode */
771983e3700STom Rini 		enable_clock_domain((*prcm)->cm_memif_clkstctrl,
772983e3700STom Rini 					CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
773983e3700STom Rini 		wait_for_clk_enable((*prcm)->cm_memif_emif_1_clkctrl);
774983e3700STom Rini 		wait_for_clk_enable((*prcm)->cm_memif_emif_2_clkctrl);
775983e3700STom Rini 	}
776983e3700STom Rini }
777983e3700STom Rini 
bypass_dpll(u32 const base)778983e3700STom Rini void bypass_dpll(u32 const base)
779983e3700STom Rini {
780983e3700STom Rini 	do_bypass_dpll(base);
781983e3700STom Rini 	wait_for_bypass(base);
782983e3700STom Rini }
783983e3700STom Rini 
lock_dpll(u32 const base)784983e3700STom Rini void lock_dpll(u32 const base)
785983e3700STom Rini {
786983e3700STom Rini 	do_lock_dpll(base);
787983e3700STom Rini 	wait_for_lock(base);
788983e3700STom Rini }
789983e3700STom Rini 
setup_clocks_for_console(void)790983e3700STom Rini static void setup_clocks_for_console(void)
791983e3700STom Rini {
792983e3700STom Rini 	/* Do not add any spl_debug prints in this function */
793983e3700STom Rini 	clrsetbits_le32((*prcm)->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
794983e3700STom Rini 			CD_CLKCTRL_CLKTRCTRL_SW_WKUP <<
795983e3700STom Rini 			CD_CLKCTRL_CLKTRCTRL_SHIFT);
796983e3700STom Rini 
797983e3700STom Rini 	/* Enable all UARTs - console will be on one of them */
798983e3700STom Rini 	clrsetbits_le32((*prcm)->cm_l4per_uart1_clkctrl,
799983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_MASK,
800983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
801983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SHIFT);
802983e3700STom Rini 
803983e3700STom Rini 	clrsetbits_le32((*prcm)->cm_l4per_uart2_clkctrl,
804983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_MASK,
805983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
806983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SHIFT);
807983e3700STom Rini 
808983e3700STom Rini 	clrsetbits_le32((*prcm)->cm_l4per_uart3_clkctrl,
809983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_MASK,
810983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
811983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SHIFT);
812983e3700STom Rini 
813983e3700STom Rini 	clrsetbits_le32((*prcm)->cm_l4per_uart4_clkctrl,
814983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_MASK,
815983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
816983e3700STom Rini 			MODULE_CLKCTRL_MODULEMODE_SHIFT);
817983e3700STom Rini 
818983e3700STom Rini 	clrsetbits_le32((*prcm)->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
819983e3700STom Rini 			CD_CLKCTRL_CLKTRCTRL_HW_AUTO <<
820983e3700STom Rini 			CD_CLKCTRL_CLKTRCTRL_SHIFT);
821983e3700STom Rini }
822983e3700STom Rini 
do_enable_clocks(u32 const * clk_domains,u32 const * clk_modules_hw_auto,u32 const * clk_modules_explicit_en,u8 wait_for_enable)823983e3700STom Rini void do_enable_clocks(u32 const *clk_domains,
824983e3700STom Rini 			    u32 const *clk_modules_hw_auto,
825983e3700STom Rini 			    u32 const *clk_modules_explicit_en,
826983e3700STom Rini 			    u8 wait_for_enable)
827983e3700STom Rini {
828983e3700STom Rini 	u32 i, max = 100;
829983e3700STom Rini 
830983e3700STom Rini 	/* Put the clock domains in SW_WKUP mode */
831*b8c90876SLukasz Majewski 	for (i = 0; (i < max) && clk_domains && clk_domains[i]; i++) {
832983e3700STom Rini 		enable_clock_domain(clk_domains[i],
833983e3700STom Rini 				    CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
834983e3700STom Rini 	}
835983e3700STom Rini 
836983e3700STom Rini 	/* Clock modules that need to be put in HW_AUTO */
837*b8c90876SLukasz Majewski 	for (i = 0; (i < max) && clk_modules_hw_auto &&
838*b8c90876SLukasz Majewski 		     clk_modules_hw_auto[i]; i++) {
839983e3700STom Rini 		enable_clock_module(clk_modules_hw_auto[i],
840983e3700STom Rini 				    MODULE_CLKCTRL_MODULEMODE_HW_AUTO,
841983e3700STom Rini 				    wait_for_enable);
842983e3700STom Rini 	};
843983e3700STom Rini 
844983e3700STom Rini 	/* Clock modules that need to be put in SW_EXPLICIT_EN mode */
845*b8c90876SLukasz Majewski 	for (i = 0; (i < max) && clk_modules_explicit_en &&
846*b8c90876SLukasz Majewski 		     clk_modules_explicit_en[i]; i++) {
847983e3700STom Rini 		enable_clock_module(clk_modules_explicit_en[i],
848983e3700STom Rini 				    MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
849983e3700STom Rini 				    wait_for_enable);
850983e3700STom Rini 	};
851983e3700STom Rini 
852983e3700STom Rini 	/* Put the clock domains in HW_AUTO mode now */
853*b8c90876SLukasz Majewski 	for (i = 0; (i < max) && clk_domains && clk_domains[i]; i++) {
854983e3700STom Rini 		enable_clock_domain(clk_domains[i],
855983e3700STom Rini 				    CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
856983e3700STom Rini 	}
857983e3700STom Rini }
858983e3700STom Rini 
do_disable_clocks(u32 const * clk_domains,u32 const * clk_modules_disable,u8 wait_for_disable)859983e3700STom Rini void do_disable_clocks(u32 const *clk_domains,
860983e3700STom Rini 			    u32 const *clk_modules_disable,
861983e3700STom Rini 			    u8 wait_for_disable)
862983e3700STom Rini {
863983e3700STom Rini 	u32 i, max = 100;
864983e3700STom Rini 
865983e3700STom Rini 
866983e3700STom Rini 	/* Clock modules that need to be put in SW_DISABLE */
867983e3700STom Rini 	for (i = 0; (i < max) && clk_modules_disable[i]; i++)
868983e3700STom Rini 		disable_clock_module(clk_modules_disable[i],
869983e3700STom Rini 				     wait_for_disable);
870983e3700STom Rini 
871983e3700STom Rini 	/* Put the clock domains in SW_SLEEP mode */
872983e3700STom Rini 	for (i = 0; (i < max) && clk_domains[i]; i++)
873983e3700STom Rini 		disable_clock_domain(clk_domains[i]);
874983e3700STom Rini }
875983e3700STom Rini 
876983e3700STom Rini /**
877983e3700STom Rini  * setup_early_clocks() - Setup early clocks needed for SoC
878983e3700STom Rini  *
879983e3700STom Rini  * Setup clocks for console, SPL basic initialization clocks and initialize
880983e3700STom Rini  * the timer. This is invoked prior prcm_init.
881983e3700STom Rini  */
setup_early_clocks(void)882983e3700STom Rini void setup_early_clocks(void)
883983e3700STom Rini {
884983e3700STom Rini 	switch (omap_hw_init_context()) {
885983e3700STom Rini 	case OMAP_INIT_CONTEXT_SPL:
886983e3700STom Rini 	case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
887983e3700STom Rini 	case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
888983e3700STom Rini 		setup_clocks_for_console();
889983e3700STom Rini 		enable_basic_clocks();
890983e3700STom Rini 		timer_init();
891983e3700STom Rini 		/* Fall through */
892983e3700STom Rini 	}
893983e3700STom Rini }
894983e3700STom Rini 
prcm_init(void)895983e3700STom Rini void prcm_init(void)
896983e3700STom Rini {
897983e3700STom Rini 	switch (omap_hw_init_context()) {
898983e3700STom Rini 	case OMAP_INIT_CONTEXT_SPL:
899983e3700STom Rini 	case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
900983e3700STom Rini 	case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
901983e3700STom Rini 		scale_vcores(*omap_vcores);
902983e3700STom Rini 		setup_dplls();
903983e3700STom Rini 		setup_warmreset_time();
904983e3700STom Rini 		break;
905983e3700STom Rini 	default:
906983e3700STom Rini 		break;
907983e3700STom Rini 	}
908983e3700STom Rini 
909983e3700STom Rini 	if (OMAP_INIT_CONTEXT_SPL != omap_hw_init_context())
910983e3700STom Rini 		enable_basic_uboot_clocks();
911983e3700STom Rini }
912983e3700STom Rini 
gpi2c_init(void)913983e3700STom Rini void gpi2c_init(void)
914983e3700STom Rini {
915983e3700STom Rini 	static int gpi2c = 1;
916983e3700STom Rini 
917983e3700STom Rini 	if (gpi2c) {
918983e3700STom Rini 		i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED,
919983e3700STom Rini 			 CONFIG_SYS_OMAP24_I2C_SLAVE);
920983e3700STom Rini 		gpi2c = 0;
921983e3700STom Rini 	}
922983e3700STom Rini }
923