xref: /rk3399_rockchip-uboot/arch/arm/mach-mvebu/include/mach/soc.h (revision 2a0b7dc3b6ce4e4994ef71dcd6fbb31000c2ae47)
18cb78722SStefan Roese /*
28cb78722SStefan Roese  * (C) Copyright 2009
38cb78722SStefan Roese  * Marvell Semiconductor <www.marvell.com>
48cb78722SStefan Roese  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
58cb78722SStefan Roese  *
68cb78722SStefan Roese  * Header file for the Marvell's Feroceon CPU core.
78cb78722SStefan Roese  *
88cb78722SStefan Roese  * SPDX-License-Identifier:	GPL-2.0+
98cb78722SStefan Roese  */
108cb78722SStefan Roese 
11250eea74SStefan Roese #ifndef _MVEBU_SOC_H
12250eea74SStefan Roese #define _MVEBU_SOC_H
138cb78722SStefan Roese 
14*2a0b7dc3SStefan Roese #define BIT(x)			(1 << (x))
15*2a0b7dc3SStefan Roese 
168cb78722SStefan Roese #define SOC_MV78460_ID		0x7846
179c6d3b7bSStefan Roese #define SOC_88F6810_ID		0x6810
189c6d3b7bSStefan Roese #define SOC_88F6820_ID		0x6820
199c6d3b7bSStefan Roese #define SOC_88F6828_ID		0x6828
209c6d3b7bSStefan Roese 
219c6d3b7bSStefan Roese /* A38x revisions */
229c6d3b7bSStefan Roese #define MV_88F68XX_Z1_ID	0x0
239c6d3b7bSStefan Roese #define MV_88F68XX_A0_ID	0x4
248cb78722SStefan Roese 
258cb78722SStefan Roese /* TCLK Core Clock definition */
268cb78722SStefan Roese #ifndef CONFIG_SYS_TCLK
278cb78722SStefan Roese #define CONFIG_SYS_TCLK		250000000	/* 250MHz */
288cb78722SStefan Roese #endif
298cb78722SStefan Roese 
30*2a0b7dc3SStefan Roese /* Armada XP PLL frequency (used for NAND clock generation) */
31*2a0b7dc3SStefan Roese #define CONFIG_SYS_MVEBU_PLL_CLOCK	2000000000
32*2a0b7dc3SStefan Roese 
338cb78722SStefan Roese /* SOC specific definations */
348cb78722SStefan Roese #define INTREG_BASE		0xd0000000
358cb78722SStefan Roese #define INTREG_BASE_ADDR_REG	(INTREG_BASE + 0x20080)
3621427708SStefan Roese #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SYS_MVEBU_DDR_A38X)
3721427708SStefan Roese /*
3821427708SStefan Roese  * On A38x switching the regs base address without running from
3921427708SStefan Roese  * SDRAM doesn't seem to work. So let the SPL still use the
4021427708SStefan Roese  * default base address and switch to the new address in the
4121427708SStefan Roese  * main u-boot later.
4221427708SStefan Roese  */
4321427708SStefan Roese #define SOC_REGS_PHY_BASE	0xd0000000
4421427708SStefan Roese #else
458cb78722SStefan Roese #define SOC_REGS_PHY_BASE	0xf1000000
4621427708SStefan Roese #endif
478cb78722SStefan Roese #define MVEBU_REGISTER(x)	(SOC_REGS_PHY_BASE + x)
488cb78722SStefan Roese 
498cb78722SStefan Roese #define MVEBU_SDRAM_SCRATCH	(MVEBU_REGISTER(0x01504))
509c6d3b7bSStefan Roese #define MVEBU_L2_CACHE_BASE	(MVEBU_REGISTER(0x08000))
519c6d3b7bSStefan Roese #define CONFIG_SYS_PL310_BASE	MVEBU_L2_CACHE_BASE
528cb78722SStefan Roese #define MVEBU_SPI_BASE		(MVEBU_REGISTER(0x10600))
538cb78722SStefan Roese #define MVEBU_TWSI_BASE		(MVEBU_REGISTER(0x11000))
548cb78722SStefan Roese #define MVEBU_UART0_BASE	(MVEBU_REGISTER(0x12000))
558cb78722SStefan Roese #define MVEBU_UART1_BASE	(MVEBU_REGISTER(0x12100))
568cb78722SStefan Roese #define MVEBU_MPP_BASE		(MVEBU_REGISTER(0x18000))
578cb78722SStefan Roese #define MVEBU_GPIO0_BASE	(MVEBU_REGISTER(0x18100))
588cb78722SStefan Roese #define MVEBU_GPIO1_BASE	(MVEBU_REGISTER(0x18140))
598cb78722SStefan Roese #define MVEBU_GPIO2_BASE	(MVEBU_REGISTER(0x18180))
608cb78722SStefan Roese #define MVEBU_SYSTEM_REG_BASE	(MVEBU_REGISTER(0x18200))
61*2a0b7dc3SStefan Roese #define MVEBU_CLOCK_BASE	(MVEBU_REGISTER(0x18700))
628cb78722SStefan Roese #define MVEBU_CPU_WIN_BASE	(MVEBU_REGISTER(0x20000))
638cb78722SStefan Roese #define MVEBU_SDRAM_BASE	(MVEBU_REGISTER(0x20180))
648cb78722SStefan Roese #define MVEBU_TIMER_BASE	(MVEBU_REGISTER(0x20300))
658cb78722SStefan Roese #define MVEBU_EGIGA2_BASE	(MVEBU_REGISTER(0x30000))
668cb78722SStefan Roese #define MVEBU_EGIGA3_BASE	(MVEBU_REGISTER(0x34000))
678cb78722SStefan Roese #define MVEBU_REG_PCIE_BASE	(MVEBU_REGISTER(0x40000))
68fe11ae24SStefan Roese #define MVEBU_USB20_BASE	(MVEBU_REGISTER(0x58000))
698cb78722SStefan Roese #define MVEBU_EGIGA0_BASE	(MVEBU_REGISTER(0x70000))
708cb78722SStefan Roese #define MVEBU_EGIGA1_BASE	(MVEBU_REGISTER(0x74000))
71e863f7f0SAnton Schubert #define MVEBU_AXP_SATA_BASE	(MVEBU_REGISTER(0xa0000))
724d991cb3SStefan Roese #define MVEBU_SATA0_BASE	(MVEBU_REGISTER(0xa8000))
73*2a0b7dc3SStefan Roese #define MVEBU_NAND_BASE		(MVEBU_REGISTER(0xd0000))
747f1adcd7SStefan Roese #define MVEBU_SDIO_BASE		(MVEBU_REGISTER(0xd8000))
758cb78722SStefan Roese 
76501c098aSStefan Roese #define SOC_COHERENCY_FABRIC_CTRL_REG	(MVEBU_REGISTER(0x20200))
77501c098aSStefan Roese #define MBUS_ERR_PROP_EN	(1 << 8)
78501c098aSStefan Roese 
795b72dbfcSStefan Roese #define MBUS_BRIDGE_WIN_CTRL_REG (MVEBU_REGISTER(0x20250))
805b72dbfcSStefan Roese #define MBUS_BRIDGE_WIN_BASE_REG (MVEBU_REGISTER(0x20254))
815b72dbfcSStefan Roese 
82*2a0b7dc3SStefan Roese #define MVEBU_SOC_DEV_MUX_REG	(MVEBU_SYSTEM_REG_BASE + 0x08)
83*2a0b7dc3SStefan Roese #define NAND_EN			BIT(0)
84*2a0b7dc3SStefan Roese #define NAND_ARBITER_EN		BIT(27)
85*2a0b7dc3SStefan Roese 
86*2a0b7dc3SStefan Roese #define ARMADA_XP_PUP_ENABLE	(MVEBU_SYSTEM_REG_BASE + 0x44c)
87*2a0b7dc3SStefan Roese #define GE0_PUP_EN		BIT(0)
88*2a0b7dc3SStefan Roese #define GE1_PUP_EN		BIT(1)
89*2a0b7dc3SStefan Roese #define LCD_PUP_EN		BIT(2)
90*2a0b7dc3SStefan Roese #define NAND_PUP_EN		BIT(4)
91*2a0b7dc3SStefan Roese #define SPI_PUP_EN		BIT(5)
92*2a0b7dc3SStefan Roese 
93*2a0b7dc3SStefan Roese #define MVEBU_CORE_DIV_CLK_CTRL(i)	(MVEBU_CLOCK_BASE + ((i) * 0x8))
94*2a0b7dc3SStefan Roese #define NAND_ECC_DIVCKL_RATIO_OFFS	8
95*2a0b7dc3SStefan Roese #define NAND_ECC_DIVCKL_RATIO_MASK	(0x3F << NAND_ECC_DIVCKL_RATIO_OFFS)
96*2a0b7dc3SStefan Roese 
978cb78722SStefan Roese #define SDRAM_MAX_CS		4
988cb78722SStefan Roese #define SDRAM_ADDR_MASK		0xFF000000
998cb78722SStefan Roese 
100250eea74SStefan Roese /* MVEBU CPU memory windows */
1018cb78722SStefan Roese #define MVCPU_WIN_CTRL_DATA	CPU_WIN_CTRL_DATA
1028cb78722SStefan Roese #define MVCPU_WIN_ENABLE	CPU_WIN_ENABLE
1038cb78722SStefan Roese #define MVCPU_WIN_DISABLE	CPU_WIN_DISABLE
1048cb78722SStefan Roese 
105250eea74SStefan Roese #endif /* _MVEBU_SOC_H */
106