xref: /rk3399_rockchip-uboot/arch/arm/mach-mvebu/include/mach/soc.h (revision f77309d34325369dbdf0bf62387c9e974f1b37da)
18cb78722SStefan Roese /*
28cb78722SStefan Roese  * (C) Copyright 2009
38cb78722SStefan Roese  * Marvell Semiconductor <www.marvell.com>
48cb78722SStefan Roese  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
58cb78722SStefan Roese  *
68cb78722SStefan Roese  * Header file for the Marvell's Feroceon CPU core.
78cb78722SStefan Roese  *
88cb78722SStefan Roese  * SPDX-License-Identifier:	GPL-2.0+
98cb78722SStefan Roese  */
108cb78722SStefan Roese 
11250eea74SStefan Roese #ifndef _MVEBU_SOC_H
12250eea74SStefan Roese #define _MVEBU_SOC_H
138cb78722SStefan Roese 
146202953dSPhil Sutter #define SOC_MV78230_ID		0x7823
15bf0db8b8SStefan Roese #define SOC_MV78260_ID		0x7826
168cb78722SStefan Roese #define SOC_MV78460_ID		0x7846
1709e89ab4SStefan Roese #define SOC_88F6720_ID		0x6720
189c6d3b7bSStefan Roese #define SOC_88F6810_ID		0x6810
199c6d3b7bSStefan Roese #define SOC_88F6820_ID		0x6820
209c6d3b7bSStefan Roese #define SOC_88F6828_ID		0x6828
219c6d3b7bSStefan Roese 
2209e89ab4SStefan Roese /* A375 revisions */
2309e89ab4SStefan Roese #define MV_88F67XX_A0_ID	0x3
2409e89ab4SStefan Roese 
259c6d3b7bSStefan Roese /* A38x revisions */
269c6d3b7bSStefan Roese #define MV_88F68XX_Z1_ID	0x0
279c6d3b7bSStefan Roese #define MV_88F68XX_A0_ID	0x4
288cb78722SStefan Roese 
298cb78722SStefan Roese /* TCLK Core Clock definition */
308cb78722SStefan Roese #ifndef CONFIG_SYS_TCLK
318cb78722SStefan Roese #define CONFIG_SYS_TCLK		250000000	/* 250MHz */
328cb78722SStefan Roese #endif
338cb78722SStefan Roese 
348cb78722SStefan Roese /* SOC specific definations */
358cb78722SStefan Roese #define INTREG_BASE		0xd0000000
368cb78722SStefan Roese #define INTREG_BASE_ADDR_REG	(INTREG_BASE + 0x20080)
37f61aefc1SStefan Roese #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_ARMADA_3700)
3821427708SStefan Roese /*
39f4e6ec7dSStefan Roese  * The SPL U-Boot version still runs with the default
40f4e6ec7dSStefan Roese  * address for the internal registers, configured by
41f4e6ec7dSStefan Roese  * the BootROM. Only the main U-Boot version uses the
42f4e6ec7dSStefan Roese  * new internal register base address, that also is
43f4e6ec7dSStefan Roese  * required for the Linux kernel.
4421427708SStefan Roese  */
4521427708SStefan Roese #define SOC_REGS_PHY_BASE	0xd0000000
4621b29fc6SStefan Roese #elif defined(CONFIG_ARMADA_8K)
4721b29fc6SStefan Roese #define SOC_REGS_PHY_BASE	0xf0000000
4821427708SStefan Roese #else
498cb78722SStefan Roese #define SOC_REGS_PHY_BASE	0xf1000000
5021427708SStefan Roese #endif
518cb78722SStefan Roese #define MVEBU_REGISTER(x)	(SOC_REGS_PHY_BASE + x)
528cb78722SStefan Roese 
538cb78722SStefan Roese #define MVEBU_SDRAM_SCRATCH	(MVEBU_REGISTER(0x01504))
549c6d3b7bSStefan Roese #define MVEBU_L2_CACHE_BASE	(MVEBU_REGISTER(0x08000))
559c6d3b7bSStefan Roese #define CONFIG_SYS_PL310_BASE	MVEBU_L2_CACHE_BASE
568cb78722SStefan Roese #define MVEBU_TWSI_BASE		(MVEBU_REGISTER(0x11000))
57d9cb860dSStefan Roese #define MVEBU_TWSI1_BASE	(MVEBU_REGISTER(0x11100))
588cb78722SStefan Roese #define MVEBU_MPP_BASE		(MVEBU_REGISTER(0x18000))
598cb78722SStefan Roese #define MVEBU_GPIO0_BASE	(MVEBU_REGISTER(0x18100))
608cb78722SStefan Roese #define MVEBU_GPIO1_BASE	(MVEBU_REGISTER(0x18140))
618cb78722SStefan Roese #define MVEBU_GPIO2_BASE	(MVEBU_REGISTER(0x18180))
628cb78722SStefan Roese #define MVEBU_SYSTEM_REG_BASE	(MVEBU_REGISTER(0x18200))
632a0b7dc3SStefan Roese #define MVEBU_CLOCK_BASE	(MVEBU_REGISTER(0x18700))
648cb78722SStefan Roese #define MVEBU_CPU_WIN_BASE	(MVEBU_REGISTER(0x20000))
658cb78722SStefan Roese #define MVEBU_SDRAM_BASE	(MVEBU_REGISTER(0x20180))
668cb78722SStefan Roese #define MVEBU_TIMER_BASE	(MVEBU_REGISTER(0x20300))
678cb78722SStefan Roese #define MVEBU_REG_PCIE_BASE	(MVEBU_REGISTER(0x40000))
68dee40d26SStefan Roese #define MVEBU_AXP_USB_BASE      (MVEBU_REGISTER(0x50000))
69fe11ae24SStefan Roese #define MVEBU_USB20_BASE	(MVEBU_REGISTER(0x58000))
70*882d3fa6SDirk Eibach #define MVEBU_REG_PCIE0_BASE	(MVEBU_REGISTER(0x80000))
71e863f7f0SAnton Schubert #define MVEBU_AXP_SATA_BASE	(MVEBU_REGISTER(0xa0000))
724d991cb3SStefan Roese #define MVEBU_SATA0_BASE	(MVEBU_REGISTER(0xa8000))
732a0b7dc3SStefan Roese #define MVEBU_NAND_BASE		(MVEBU_REGISTER(0xd0000))
747f1adcd7SStefan Roese #define MVEBU_SDIO_BASE		(MVEBU_REGISTER(0xd8000))
75913d1be2SStefan Roese #define MVEBU_LCD_BASE		(MVEBU_REGISTER(0xe0000))
76d7b4731eSChris Packham #define MVEBU_DFX_BASE		(MVEBU_REGISTER(0xe4000))
778cb78722SStefan Roese 
78501c098aSStefan Roese #define SOC_COHERENCY_FABRIC_CTRL_REG	(MVEBU_REGISTER(0x20200))
79501c098aSStefan Roese #define MBUS_ERR_PROP_EN	(1 << 8)
80501c098aSStefan Roese 
815b72dbfcSStefan Roese #define MBUS_BRIDGE_WIN_CTRL_REG (MVEBU_REGISTER(0x20250))
825b72dbfcSStefan Roese #define MBUS_BRIDGE_WIN_BASE_REG (MVEBU_REGISTER(0x20254))
835b72dbfcSStefan Roese 
842a0b7dc3SStefan Roese #define MVEBU_SOC_DEV_MUX_REG	(MVEBU_SYSTEM_REG_BASE + 0x08)
852a0b7dc3SStefan Roese #define NAND_EN			BIT(0)
862a0b7dc3SStefan Roese #define NAND_ARBITER_EN		BIT(27)
872a0b7dc3SStefan Roese 
882a0b7dc3SStefan Roese #define ARMADA_XP_PUP_ENABLE	(MVEBU_SYSTEM_REG_BASE + 0x44c)
892a0b7dc3SStefan Roese #define GE0_PUP_EN		BIT(0)
902a0b7dc3SStefan Roese #define GE1_PUP_EN		BIT(1)
912a0b7dc3SStefan Roese #define LCD_PUP_EN		BIT(2)
922a0b7dc3SStefan Roese #define NAND_PUP_EN		BIT(4)
932a0b7dc3SStefan Roese #define SPI_PUP_EN		BIT(5)
942a0b7dc3SStefan Roese 
952a0b7dc3SStefan Roese #define MVEBU_CORE_DIV_CLK_CTRL(i)	(MVEBU_CLOCK_BASE + ((i) * 0x8))
96d7b4731eSChris Packham #define MVEBU_DFX_DIV_CLK_CTRL(i)	(MVEBU_DFX_BASE + 0x250 + ((i) * 0x4))
972a0b7dc3SStefan Roese #define NAND_ECC_DIVCKL_RATIO_OFFS	8
982a0b7dc3SStefan Roese #define NAND_ECC_DIVCKL_RATIO_MASK	(0x3F << NAND_ECC_DIVCKL_RATIO_OFFS)
992a0b7dc3SStefan Roese 
1008cb78722SStefan Roese #define SDRAM_MAX_CS		4
1018cb78722SStefan Roese #define SDRAM_ADDR_MASK		0xFF000000
1028cb78722SStefan Roese 
103250eea74SStefan Roese /* MVEBU CPU memory windows */
1048cb78722SStefan Roese #define MVCPU_WIN_CTRL_DATA	CPU_WIN_CTRL_DATA
1058cb78722SStefan Roese #define MVCPU_WIN_ENABLE	CPU_WIN_ENABLE
1068cb78722SStefan Roese #define MVCPU_WIN_DISABLE	CPU_WIN_DISABLE
1078cb78722SStefan Roese 
1089a045278SPhil Sutter #define COMPHY_REFCLK_ALIGNMENT	(MVEBU_REGISTER(0x182f8))
1099a045278SPhil Sutter 
110f4db6c97SStefan Roese /* BootROM error register (also includes some status infos) */
111f4db6c97SStefan Roese #define CONFIG_BOOTROM_ERR_REG	(MVEBU_REGISTER(0x182d0))
112f4db6c97SStefan Roese #define BOOTROM_ERR_MODE_OFFS	28
113f4db6c97SStefan Roese #define BOOTROM_ERR_MODE_MASK	(0xf << BOOTROM_ERR_MODE_OFFS)
114f4db6c97SStefan Roese #define BOOTROM_ERR_MODE_UART	0x6
115f4db6c97SStefan Roese 
11609e89ab4SStefan Roese #if defined(CONFIG_ARMADA_375)
11709e89ab4SStefan Roese /* SAR values for Armada 375 */
11809e89ab4SStefan Roese #define CONFIG_SAR_REG		(MVEBU_REGISTER(0xe8200))
11909e89ab4SStefan Roese #define CONFIG_SAR2_REG		(MVEBU_REGISTER(0xe8204))
12009e89ab4SStefan Roese 
12109e89ab4SStefan Roese #define SAR_CPU_FREQ_OFFS	17
12209e89ab4SStefan Roese #define SAR_CPU_FREQ_MASK	(0x1f << SAR_CPU_FREQ_OFFS)
12309e89ab4SStefan Roese 
12409e89ab4SStefan Roese #define BOOT_DEV_SEL_OFFS	3
12509e89ab4SStefan Roese #define BOOT_DEV_SEL_MASK	(0x3f << BOOT_DEV_SEL_OFFS)
12609e89ab4SStefan Roese 
12709e89ab4SStefan Roese #define BOOT_FROM_UART		0x30
12809e89ab4SStefan Roese #define BOOT_FROM_SPI		0x38
12909e89ab4SStefan Roese #elif defined(CONFIG_ARMADA_38X)
130d35831f6SStefan Roese /* SAR values for Armada 38x */
131d35831f6SStefan Roese #define CONFIG_SAR_REG		(MVEBU_REGISTER(0x18600))
132a5f88877SStefan Roese 
133d35831f6SStefan Roese #define SAR_CPU_FREQ_OFFS	10
134d35831f6SStefan Roese #define SAR_CPU_FREQ_MASK	(0x1f << SAR_CPU_FREQ_OFFS)
135d35831f6SStefan Roese #define SAR_BOOT_DEVICE_OFFS	4
136d35831f6SStefan Roese #define SAR_BOOT_DEVICE_MASK	(0x1f << SAR_BOOT_DEVICE_OFFS)
137a5f88877SStefan Roese 
138a5f88877SStefan Roese #define BOOT_DEV_SEL_OFFS	4
139f4db6c97SStefan Roese #define BOOT_DEV_SEL_MASK	(0x3f << BOOT_DEV_SEL_OFFS)
140a5f88877SStefan Roese 
141a5f88877SStefan Roese #define BOOT_FROM_UART		0x28
142a5f88877SStefan Roese #define BOOT_FROM_SPI		0x32
143a5f88877SStefan Roese #define BOOT_FROM_MMC		0x30
144a5f88877SStefan Roese #define BOOT_FROM_MMC_ALT	0x31
145d35831f6SStefan Roese #else
146d35831f6SStefan Roese /* SAR values for Armada XP */
147d35831f6SStefan Roese #define CONFIG_SAR_REG		(MVEBU_REGISTER(0x18230))
148d35831f6SStefan Roese #define CONFIG_SAR2_REG		(MVEBU_REGISTER(0x18234))
149a5f88877SStefan Roese 
150d35831f6SStefan Roese #define SAR_CPU_FREQ_OFFS	21
151d35831f6SStefan Roese #define SAR_CPU_FREQ_MASK	(0x7 << SAR_CPU_FREQ_OFFS)
152d35831f6SStefan Roese #define SAR_FFC_FREQ_OFFS	24
153d35831f6SStefan Roese #define SAR_FFC_FREQ_MASK	(0xf << SAR_FFC_FREQ_OFFS)
154d35831f6SStefan Roese #define SAR2_CPU_FREQ_OFFS	20
155d35831f6SStefan Roese #define SAR2_CPU_FREQ_MASK	(0x1 << SAR2_CPU_FREQ_OFFS)
156d35831f6SStefan Roese #define SAR_BOOT_DEVICE_OFFS	5
157d35831f6SStefan Roese #define SAR_BOOT_DEVICE_MASK	(0xf << SAR_BOOT_DEVICE_OFFS)
158a5f88877SStefan Roese 
159a5f88877SStefan Roese #define BOOT_DEV_SEL_OFFS	5
160a5f88877SStefan Roese #define BOOT_DEV_SEL_MASK	(0xf << BOOT_DEV_SEL_OFFS)
161a5f88877SStefan Roese 
162a5f88877SStefan Roese #define BOOT_FROM_UART		0x2
163a5f88877SStefan Roese #define BOOT_FROM_SPI		0x3
164d35831f6SStefan Roese #endif
165d35831f6SStefan Roese 
166250eea74SStefan Roese #endif /* _MVEBU_SOC_H */
167