xref: /rk3399_rockchip-uboot/arch/arm/mach-keystone/include/mach/psc_defs.h (revision ec00b2e3abd0817f871d66c3f8cb9f35fdaf6ffb)
1dc7de222SMasahiro Yamada /*
2dc7de222SMasahiro Yamada  * (C) Copyright 2012-2014
3dc7de222SMasahiro Yamada  *     Texas Instruments Incorporated, <www.ti.com>
4dc7de222SMasahiro Yamada  *
5dc7de222SMasahiro Yamada  * SPDX-License-Identifier:     GPL-2.0+
6dc7de222SMasahiro Yamada  */
7dc7de222SMasahiro Yamada #ifndef _PSC_DEFS_H_
8dc7de222SMasahiro Yamada #define _PSC_DEFS_H_
9dc7de222SMasahiro Yamada 
10dc7de222SMasahiro Yamada #include <asm/arch/hardware.h>
11dc7de222SMasahiro Yamada 
12dc7de222SMasahiro Yamada /*
13dc7de222SMasahiro Yamada  * FILE PURPOSE: Local Power Sleep Controller definitions
14dc7de222SMasahiro Yamada  *
15dc7de222SMasahiro Yamada  * FILE NAME: psc_defs.h
16dc7de222SMasahiro Yamada  *
17dc7de222SMasahiro Yamada  * DESCRIPTION: Provides local definitions for the power saver controller
18dc7de222SMasahiro Yamada  *
19dc7de222SMasahiro Yamada  */
20dc7de222SMasahiro Yamada 
21dc7de222SMasahiro Yamada /* Register offsets */
22dc7de222SMasahiro Yamada #define PSC_REG_PTCMD           0x120
23dc7de222SMasahiro Yamada #define PSC_REG_PSTAT	        0x128
24dc7de222SMasahiro Yamada #define PSC_REG_PDSTAT(x)       (0x200 + (4 * (x)))
25dc7de222SMasahiro Yamada #define PSC_REG_PDCTL(x)        (0x300 + (4 * (x)))
26dc7de222SMasahiro Yamada #define PSC_REG_MDCFG(x)        (0x600 + (4 * (x)))
27dc7de222SMasahiro Yamada #define PSC_REG_MDSTAT(x)       (0x800 + (4 * (x)))
28dc7de222SMasahiro Yamada #define PSC_REG_MDCTL(x)        (0xa00 + (4 * (x)))
29dc7de222SMasahiro Yamada 
30dc7de222SMasahiro Yamada #define BOOTBITMASK(x, y)     ((((((u32)1 << (((u32)x) - ((u32)y) + (u32)1)) - \
31dc7de222SMasahiro Yamada 				  (u32)1)) << ((u32)y)))
32dc7de222SMasahiro Yamada 
337ca12b97SNishanth Menon #define BOOT_READ_BITFIELD(z, x, y)    ((((u32)z) & BOOTBITMASK(x, y)) >> (y))
347ca12b97SNishanth Menon #define BOOT_SET_BITFIELD(z, f, x, y)  ((((u32)z) & ~BOOTBITMASK(x, y)) | \
357ca12b97SNishanth Menon 					((((u32)f) << (y)) & BOOTBITMASK(x, y)))
36dc7de222SMasahiro Yamada 
37dc7de222SMasahiro Yamada /* PDCTL */
38dc7de222SMasahiro Yamada #define PSC_REG_PDCTL_SET_NEXT(x, y)        BOOT_SET_BITFIELD((x), (y), 0, 0)
39dc7de222SMasahiro Yamada #define PSC_REG_PDCTL_SET_PDMODE(x, y)      BOOT_SET_BITFIELD((x), (y), 15, 12)
40dc7de222SMasahiro Yamada 
41dc7de222SMasahiro Yamada /* PDSTAT */
42dc7de222SMasahiro Yamada #define PSC_REG_PDSTAT_GET_STATE(x)         BOOT_READ_BITFIELD((x), 4, 0)
43dc7de222SMasahiro Yamada 
44dc7de222SMasahiro Yamada /* MDCFG */
45dc7de222SMasahiro Yamada #define PSC_REG_MDCFG_GET_PD(x)             BOOT_READ_BITFIELD((x), 20, 16)
46dc7de222SMasahiro Yamada #define PSC_REG_MDCFG_GET_RESET_ISO(x)      BOOT_READ_BITFIELD((x), 14, 14)
47dc7de222SMasahiro Yamada 
48dc7de222SMasahiro Yamada /* MDCTL */
49dc7de222SMasahiro Yamada #define PSC_REG_MDCTL_SET_NEXT(x, y)        BOOT_SET_BITFIELD((x), (y), 4, 0)
50dc7de222SMasahiro Yamada #define PSC_REG_MDCTL_SET_LRSTZ(x, y)       BOOT_SET_BITFIELD((x), (y), 8, 8)
51dc7de222SMasahiro Yamada #define PSC_REG_MDCTL_GET_LRSTZ(x)          BOOT_READ_BITFIELD((x), 8, 8)
52dc7de222SMasahiro Yamada #define PSC_REG_MDCTL_SET_RESET_ISO(x, y)   BOOT_SET_BITFIELD((x), (y), \
53dc7de222SMasahiro Yamada 								  12, 12)
54dc7de222SMasahiro Yamada 
55dc7de222SMasahiro Yamada /* MDSTAT */
56dc7de222SMasahiro Yamada #define PSC_REG_MDSTAT_GET_STATUS(x)        BOOT_READ_BITFIELD((x), 5, 0)
57dc7de222SMasahiro Yamada #define PSC_REG_MDSTAT_GET_LRSTZ(x)         BOOT_READ_BITFIELD((x), 8, 8)
58dc7de222SMasahiro Yamada #define PSC_REG_MDSTAT_GET_LRSTDONE(x)      BOOT_READ_BITFIELD((x), 9, 9)
59*ec00b2e3SNishanth Menon #define PSC_REG_MDSTAT_GET_MRSTZ(x)         BOOT_READ_BITFIELD((x), 10, 10)
60*ec00b2e3SNishanth Menon #define PSC_REG_MDSTAT_GET_MRSTDONE(x)      BOOT_READ_BITFIELD((x), 11, 11)
61dc7de222SMasahiro Yamada 
62dc7de222SMasahiro Yamada /* PDCTL states */
63dc7de222SMasahiro Yamada #define PSC_REG_VAL_PDCTL_NEXT_ON           1
64dc7de222SMasahiro Yamada #define PSC_REG_VAL_PDCTL_NEXT_OFF          0
65dc7de222SMasahiro Yamada 
66dc7de222SMasahiro Yamada #define PSC_REG_VAL_PDCTL_PDMODE_SLEEP      0
67dc7de222SMasahiro Yamada 
68dc7de222SMasahiro Yamada /* MDCTL states */
69dc7de222SMasahiro Yamada #define PSC_REG_VAL_MDCTL_NEXT_SWRSTDISABLE     0
70dc7de222SMasahiro Yamada #define PSC_REG_VAL_MDCTL_NEXT_OFF              2
71dc7de222SMasahiro Yamada #define PSC_REG_VAL_MDCTL_NEXT_ON               3
72dc7de222SMasahiro Yamada 
73dc7de222SMasahiro Yamada /* MDSTAT states */
74dc7de222SMasahiro Yamada #define PSC_REG_VAL_MDSTAT_STATE_ON             3
75dc7de222SMasahiro Yamada #define PSC_REG_VAL_MDSTAT_STATE_ENABLE_IN_PROG 0x24
76dc7de222SMasahiro Yamada #define PSC_REG_VAL_MDSTAT_STATE_OFF            2
77dc7de222SMasahiro Yamada #define PSC_REG_VAL_MDSTAT_STATE_DISABLE_IN_PROG1       0x20
78dc7de222SMasahiro Yamada #define PSC_REG_VAL_MDSTAT_STATE_DISABLE_IN_PROG2       0x21
79dc7de222SMasahiro Yamada #define PSC_REG_VAL_MDSTAT_STATE_DISABLE_IN_PROG3       0x22
80dc7de222SMasahiro Yamada 
81dc7de222SMasahiro Yamada /*
82dc7de222SMasahiro Yamada  * Timeout limit on checking PTSTAT. This is the number of times the
83dc7de222SMasahiro Yamada  * wait function will be called before giving up.
84dc7de222SMasahiro Yamada  */
85dc7de222SMasahiro Yamada #define PSC_PTSTAT_TIMEOUT_LIMIT    100
86dc7de222SMasahiro Yamada 
87dc7de222SMasahiro Yamada u32 psc_get_domain_num(u32 mod_num);
88dc7de222SMasahiro Yamada int psc_enable_module(u32 mod_num);
89dc7de222SMasahiro Yamada int psc_disable_module(u32 mod_num);
90dc7de222SMasahiro Yamada int psc_disable_domain(u32 domain_num);
91*ec00b2e3SNishanth Menon int psc_module_keep_in_reset_enabled(u32 mod_num, bool gate_clocks);
92*ec00b2e3SNishanth Menon int psc_module_release_from_reset(u32 mod_num);
93dc7de222SMasahiro Yamada 
94dc7de222SMasahiro Yamada #endif /* _PSC_DEFS_H_ */
95