1dc7de222SMasahiro Yamada /* 2dc7de222SMasahiro Yamada * Keystone2: Common SoC definitions, structures etc. 3dc7de222SMasahiro Yamada * 4dc7de222SMasahiro Yamada * (C) Copyright 2012-2014 5dc7de222SMasahiro Yamada * Texas Instruments Incorporated, <www.ti.com> 6dc7de222SMasahiro Yamada * 7dc7de222SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+ 8dc7de222SMasahiro Yamada */ 9dc7de222SMasahiro Yamada #ifndef __ASM_ARCH_HARDWARE_H 10dc7de222SMasahiro Yamada #define __ASM_ARCH_HARDWARE_H 11dc7de222SMasahiro Yamada 12dc7de222SMasahiro Yamada #include <config.h> 13dc7de222SMasahiro Yamada 14dc7de222SMasahiro Yamada #ifndef __ASSEMBLY__ 15dc7de222SMasahiro Yamada 16dc7de222SMasahiro Yamada #include <linux/sizes.h> 17dc7de222SMasahiro Yamada #include <asm/io.h> 18dc7de222SMasahiro Yamada 19dc7de222SMasahiro Yamada #define REG(addr) (*(volatile unsigned int *)(addr)) 20dc7de222SMasahiro Yamada #define REG_P(addr) ((volatile unsigned int *)(addr)) 21dc7de222SMasahiro Yamada 22dc7de222SMasahiro Yamada typedef volatile unsigned int dv_reg; 23dc7de222SMasahiro Yamada typedef volatile unsigned int *dv_reg_p; 24dc7de222SMasahiro Yamada 25dc7de222SMasahiro Yamada #endif 26dc7de222SMasahiro Yamada 27dc7de222SMasahiro Yamada #define KS2_DDRPHY_PIR_OFFSET 0x04 28dc7de222SMasahiro Yamada #define KS2_DDRPHY_PGCR0_OFFSET 0x08 29dc7de222SMasahiro Yamada #define KS2_DDRPHY_PGCR1_OFFSET 0x0C 30dc7de222SMasahiro Yamada #define KS2_DDRPHY_PGSR0_OFFSET 0x10 31dc7de222SMasahiro Yamada #define KS2_DDRPHY_PGSR1_OFFSET 0x14 32dc7de222SMasahiro Yamada #define KS2_DDRPHY_PLLCR_OFFSET 0x18 33dc7de222SMasahiro Yamada #define KS2_DDRPHY_PTR0_OFFSET 0x1C 34dc7de222SMasahiro Yamada #define KS2_DDRPHY_PTR1_OFFSET 0x20 35dc7de222SMasahiro Yamada #define KS2_DDRPHY_PTR2_OFFSET 0x24 36dc7de222SMasahiro Yamada #define KS2_DDRPHY_PTR3_OFFSET 0x28 37dc7de222SMasahiro Yamada #define KS2_DDRPHY_PTR4_OFFSET 0x2C 38dc7de222SMasahiro Yamada #define KS2_DDRPHY_DCR_OFFSET 0x44 39dc7de222SMasahiro Yamada 40dc7de222SMasahiro Yamada #define KS2_DDRPHY_DTPR0_OFFSET 0x48 41dc7de222SMasahiro Yamada #define KS2_DDRPHY_DTPR1_OFFSET 0x4C 42dc7de222SMasahiro Yamada #define KS2_DDRPHY_DTPR2_OFFSET 0x50 43dc7de222SMasahiro Yamada 44dc7de222SMasahiro Yamada #define KS2_DDRPHY_MR0_OFFSET 0x54 45dc7de222SMasahiro Yamada #define KS2_DDRPHY_MR1_OFFSET 0x58 46dc7de222SMasahiro Yamada #define KS2_DDRPHY_MR2_OFFSET 0x5C 47dc7de222SMasahiro Yamada #define KS2_DDRPHY_DTCR_OFFSET 0x68 48dc7de222SMasahiro Yamada #define KS2_DDRPHY_PGCR2_OFFSET 0x8C 49dc7de222SMasahiro Yamada 50dc7de222SMasahiro Yamada #define KS2_DDRPHY_ZQ0CR1_OFFSET 0x184 51dc7de222SMasahiro Yamada #define KS2_DDRPHY_ZQ1CR1_OFFSET 0x194 52dc7de222SMasahiro Yamada #define KS2_DDRPHY_ZQ2CR1_OFFSET 0x1A4 53dc7de222SMasahiro Yamada #define KS2_DDRPHY_ZQ3CR1_OFFSET 0x1B4 54dc7de222SMasahiro Yamada 55dc7de222SMasahiro Yamada #define KS2_DDRPHY_DATX8_8_OFFSET 0x3C0 56dc7de222SMasahiro Yamada 57dc7de222SMasahiro Yamada #define IODDRM_MASK 0x00000180 58dc7de222SMasahiro Yamada #define ZCKSEL_MASK 0x01800000 59dc7de222SMasahiro Yamada #define CL_MASK 0x00000072 60dc7de222SMasahiro Yamada #define WR_MASK 0x00000E00 61dc7de222SMasahiro Yamada #define BL_MASK 0x00000003 62dc7de222SMasahiro Yamada #define RRMODE_MASK 0x00040000 63dc7de222SMasahiro Yamada #define UDIMM_MASK 0x20000000 64dc7de222SMasahiro Yamada #define BYTEMASK_MASK 0x0003FC00 65dc7de222SMasahiro Yamada #define MPRDQ_MASK 0x00000080 66dc7de222SMasahiro Yamada #define PDQ_MASK 0x00000070 67dc7de222SMasahiro Yamada #define NOSRA_MASK 0x08000000 68dc7de222SMasahiro Yamada #define ECC_MASK 0x00000001 69dc7de222SMasahiro Yamada 70dc7de222SMasahiro Yamada /* DDR3 definitions */ 71dc7de222SMasahiro Yamada #define KS2_DDR3A_EMIF_CTRL_BASE 0x21010000 72dc7de222SMasahiro Yamada #define KS2_DDR3A_EMIF_DATA_BASE 0x80000000 73dc7de222SMasahiro Yamada #define KS2_DDR3A_DDRPHYC 0x02329000 74dc7de222SMasahiro Yamada 75dc7de222SMasahiro Yamada #define KS2_DDR3_MIDR_OFFSET 0x00 76dc7de222SMasahiro Yamada #define KS2_DDR3_STATUS_OFFSET 0x04 77dc7de222SMasahiro Yamada #define KS2_DDR3_SDCFG_OFFSET 0x08 78dc7de222SMasahiro Yamada #define KS2_DDR3_SDRFC_OFFSET 0x10 79dc7de222SMasahiro Yamada #define KS2_DDR3_SDTIM1_OFFSET 0x18 80dc7de222SMasahiro Yamada #define KS2_DDR3_SDTIM2_OFFSET 0x1C 81dc7de222SMasahiro Yamada #define KS2_DDR3_SDTIM3_OFFSET 0x20 82dc7de222SMasahiro Yamada #define KS2_DDR3_SDTIM4_OFFSET 0x28 83dc7de222SMasahiro Yamada #define KS2_DDR3_PMCTL_OFFSET 0x38 84dc7de222SMasahiro Yamada #define KS2_DDR3_ZQCFG_OFFSET 0xC8 85dc7de222SMasahiro Yamada 86dc7de222SMasahiro Yamada #define KS2_DDR3_PLLCTRL_PHY_RESET 0x80000000 87dc7de222SMasahiro Yamada 88dc7de222SMasahiro Yamada /* DDR3 ECC */ 89dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_INT_STATUS_OFFSET 0x0AC 90dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_INT_ENABLE_SET_SYS_OFFSET 0x0B4 91dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_CTRL_OFFSET 0x110 92dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_ADDR_RANGE1_OFFSET 0x114 93dc7de222SMasahiro Yamada #define KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET 0x130 94dc7de222SMasahiro Yamada #define KS2_DDR3_ONE_BIT_ECC_ERR_ADDR_LOG_OFFSET 0x13C 95dc7de222SMasahiro Yamada 96dc7de222SMasahiro Yamada /* DDR3 ECC Interrupt Status register */ 97dc7de222SMasahiro Yamada #define KS2_DDR3_1B_ECC_ERR_SYS BIT(5) 98dc7de222SMasahiro Yamada #define KS2_DDR3_2B_ECC_ERR_SYS BIT(4) 99dc7de222SMasahiro Yamada #define KS2_DDR3_WR_ECC_ERR_SYS BIT(3) 100dc7de222SMasahiro Yamada 101dc7de222SMasahiro Yamada /* DDR3 ECC Control register */ 102dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_EN BIT(31) 103dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_ADDR_RNG_PROT BIT(30) 104dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_VERIFY_EN BIT(29) 105dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_RMW_EN BIT(28) 106dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_ADDR_RNG_1_EN BIT(0) 107dc7de222SMasahiro Yamada 108dc7de222SMasahiro Yamada #define KS2_DDR3_ECC_ENABLE (KS2_DDR3_ECC_EN | \ 109dc7de222SMasahiro Yamada KS2_DDR3_ECC_ADDR_RNG_PROT | \ 110dc7de222SMasahiro Yamada KS2_DDR3_ECC_VERIFY_EN) 111dc7de222SMasahiro Yamada 112dc7de222SMasahiro Yamada /* EDMA */ 113dc7de222SMasahiro Yamada #define KS2_EDMA0_BASE 0x02700000 114dc7de222SMasahiro Yamada 115dc7de222SMasahiro Yamada /* EDMA3 register offsets */ 116dc7de222SMasahiro Yamada #define KS2_EDMA_QCHMAP0 0x0200 117dc7de222SMasahiro Yamada #define KS2_EDMA_IPR 0x1068 118dc7de222SMasahiro Yamada #define KS2_EDMA_ICR 0x1070 119dc7de222SMasahiro Yamada #define KS2_EDMA_QEECR 0x1088 120dc7de222SMasahiro Yamada #define KS2_EDMA_QEESR 0x108c 121dc7de222SMasahiro Yamada #define KS2_EDMA_PARAM_1(x) (0x4020 + (4 * x)) 122dc7de222SMasahiro Yamada 123dc7de222SMasahiro Yamada /* NETCP pktdma */ 124dc7de222SMasahiro Yamada #define KS2_NETCP_PDMA_RX_FREE_QUEUE 4001 125dc7de222SMasahiro Yamada #define KS2_NETCP_PDMA_RX_RCV_QUEUE 4002 126dc7de222SMasahiro Yamada 127dc7de222SMasahiro Yamada /* Chip Interrupt Controller */ 128dc7de222SMasahiro Yamada #define KS2_CIC2_BASE 0x02608000 129dc7de222SMasahiro Yamada 130dc7de222SMasahiro Yamada /* Chip Interrupt Controller register offsets */ 131dc7de222SMasahiro Yamada #define KS2_CIC_CTRL 0x04 132dc7de222SMasahiro Yamada #define KS2_CIC_HOST_CTRL 0x0C 133dc7de222SMasahiro Yamada #define KS2_CIC_GLOBAL_ENABLE 0x10 134dc7de222SMasahiro Yamada #define KS2_CIC_SYS_ENABLE_IDX_SET 0x28 135dc7de222SMasahiro Yamada #define KS2_CIC_HOST_ENABLE_IDX_SET 0x34 136dc7de222SMasahiro Yamada #define KS2_CIC_CHAN_MAP(n) (0x0400 + (n << 2)) 137dc7de222SMasahiro Yamada 138dc7de222SMasahiro Yamada #define KS2_UART0_BASE 0x02530c00 139dc7de222SMasahiro Yamada #define KS2_UART1_BASE 0x02531000 140dc7de222SMasahiro Yamada 141dc7de222SMasahiro Yamada /* Boot Config */ 142dc7de222SMasahiro Yamada #define KS2_DEVICE_STATE_CTRL_BASE 0x02620000 143dc7de222SMasahiro Yamada #define KS2_JTAG_ID_REG (KS2_DEVICE_STATE_CTRL_BASE + 0x18) 144dc7de222SMasahiro Yamada #define KS2_DEVSTAT (KS2_DEVICE_STATE_CTRL_BASE + 0x20) 145dc7de222SMasahiro Yamada #define KS2_DEVCFG (KS2_DEVICE_STATE_CTRL_BASE + 0x14c) 146dc7de222SMasahiro Yamada 147dc7de222SMasahiro Yamada /* PSC */ 148dc7de222SMasahiro Yamada #define KS2_PSC_BASE 0x02350000 149dc7de222SMasahiro Yamada #define KS2_LPSC_GEM_0 15 150dc7de222SMasahiro Yamada #define KS2_LPSC_TETRIS 52 151dc7de222SMasahiro Yamada #define KS2_TETRIS_PWR_DOMAIN 31 152dc7de222SMasahiro Yamada 153dc7de222SMasahiro Yamada /* Chip configuration unlock codes and registers */ 154dc7de222SMasahiro Yamada #define KS2_KICK0 (KS2_DEVICE_STATE_CTRL_BASE + 0x38) 155dc7de222SMasahiro Yamada #define KS2_KICK1 (KS2_DEVICE_STATE_CTRL_BASE + 0x3c) 156dc7de222SMasahiro Yamada #define KS2_KICK0_MAGIC 0x83e70b13 157dc7de222SMasahiro Yamada #define KS2_KICK1_MAGIC 0x95a4f1e0 158dc7de222SMasahiro Yamada 159dc7de222SMasahiro Yamada /* PLL control registers */ 160dc7de222SMasahiro Yamada #define KS2_MAINPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x350) 161dc7de222SMasahiro Yamada #define KS2_MAINPLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x354) 162dc7de222SMasahiro Yamada #define KS2_PASSPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x358) 163dc7de222SMasahiro Yamada #define KS2_PASSPLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x35C) 164dc7de222SMasahiro Yamada #define KS2_DDR3APLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x360) 165dc7de222SMasahiro Yamada #define KS2_DDR3APLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x364) 16674af583eSLokesh Vutla #define KS2_DDR3BPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x368) 16774af583eSLokesh Vutla #define KS2_DDR3BPLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x36C) 168dc7de222SMasahiro Yamada #define KS2_ARMPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x370) 169dc7de222SMasahiro Yamada #define KS2_ARMPLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x374) 170dc7de222SMasahiro Yamada 171dc7de222SMasahiro Yamada #define KS2_PLL_CNTRL_BASE 0x02310000 172dc7de222SMasahiro Yamada #define KS2_CLOCK_BASE KS2_PLL_CNTRL_BASE 173dc7de222SMasahiro Yamada #define KS2_RSTCTRL_RSTYPE (KS2_PLL_CNTRL_BASE + 0xe4) 174dc7de222SMasahiro Yamada #define KS2_RSTCTRL (KS2_PLL_CNTRL_BASE + 0xe8) 175dc7de222SMasahiro Yamada #define KS2_RSTCTRL_RSCFG (KS2_PLL_CNTRL_BASE + 0xec) 176dc7de222SMasahiro Yamada #define KS2_RSTCTRL_KEY 0x5a69 177dc7de222SMasahiro Yamada #define KS2_RSTCTRL_MASK 0xffff0000 178dc7de222SMasahiro Yamada #define KS2_RSTCTRL_SWRST 0xfffe0000 179dc7de222SMasahiro Yamada #define KS2_RSTYPE_PLL_SOFT BIT(13) 180dc7de222SMasahiro Yamada 181dc7de222SMasahiro Yamada /* SPI */ 182dc7de222SMasahiro Yamada #define KS2_SPI0_BASE 0x21000400 183dc7de222SMasahiro Yamada #define KS2_SPI1_BASE 0x21000600 184dc7de222SMasahiro Yamada #define KS2_SPI2_BASE 0x21000800 185dc7de222SMasahiro Yamada #define KS2_SPI_BASE KS2_SPI0_BASE 186dc7de222SMasahiro Yamada 187dc7de222SMasahiro Yamada /* AEMIF */ 188dc7de222SMasahiro Yamada #define KS2_AEMIF_CNTRL_BASE 0x21000a00 189dc7de222SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_CNTRL_BASE KS2_AEMIF_CNTRL_BASE 190dc7de222SMasahiro Yamada 191dc7de222SMasahiro Yamada /* Flag from ks2_debug options to check if DSPs need to stay ON */ 192dc7de222SMasahiro Yamada #define DBG_LEAVE_DSPS_ON 0x1 193dc7de222SMasahiro Yamada 194dc7de222SMasahiro Yamada /* MSMC control */ 195dc7de222SMasahiro Yamada #define KS2_MSMC_CTRL_BASE 0x0bc00000 196dc7de222SMasahiro Yamada #define KS2_MSMC_DATA_BASE 0x0c000000 197dc7de222SMasahiro Yamada #define KS2_MSMC_SEGMENT_TETRIS 8 198dc7de222SMasahiro Yamada #define KS2_MSMC_SEGMENT_NETCP 9 199dc7de222SMasahiro Yamada #define KS2_MSMC_SEGMENT_QM_PDSP 10 200dc7de222SMasahiro Yamada #define KS2_MSMC_SEGMENT_PCIE0 11 201dc7de222SMasahiro Yamada 202dc7de222SMasahiro Yamada /* MSMC segment size shift bits */ 203dc7de222SMasahiro Yamada #define KS2_MSMC_SEG_SIZE_SHIFT 12 204dc7de222SMasahiro Yamada #define KS2_MSMC_MAP_SEG_NUM (2 << (30 - KS2_MSMC_SEG_SIZE_SHIFT)) 205dc7de222SMasahiro Yamada #define KS2_MSMC_DST_SEG_BASE (CONFIG_SYS_LPAE_SDRAM_BASE >> \ 206dc7de222SMasahiro Yamada KS2_MSMC_SEG_SIZE_SHIFT) 207dc7de222SMasahiro Yamada 208dc7de222SMasahiro Yamada /* Device speed */ 209dc7de222SMasahiro Yamada #define KS2_REV1_DEVSPEED (KS2_DEVICE_STATE_CTRL_BASE + 0xc98) 210dc7de222SMasahiro Yamada #define KS2_EFUSE_BOOTROM (KS2_DEVICE_STATE_CTRL_BASE + 0xc90) 211dc7de222SMasahiro Yamada #define KS2_MISC_CTRL (KS2_DEVICE_STATE_CTRL_BASE + 0xc7c) 212dc7de222SMasahiro Yamada 213dc7de222SMasahiro Yamada /* Queue manager */ 214dc7de222SMasahiro Yamada #define KS2_QM_BASE_ADDRESS 0x23a80000 215dc7de222SMasahiro Yamada #define KS2_QM_CONF_BASE 0x02a02000 216dc7de222SMasahiro Yamada #define KS2_QM_DESC_SETUP_BASE 0x02a03000 217dc7de222SMasahiro Yamada #define KS2_QM_STATUS_RAM_BASE 0x02a06000 218dc7de222SMasahiro Yamada #define KS2_QM_INTD_CONF_BASE 0x02a0c000 219dc7de222SMasahiro Yamada #define KS2_QM_PDSP1_CMD_BASE 0x02a20000 220dc7de222SMasahiro Yamada #define KS2_QM_PDSP1_CTRL_BASE 0x02a0f000 221dc7de222SMasahiro Yamada #define KS2_QM_PDSP1_IRAM_BASE 0x02a10000 222dc7de222SMasahiro Yamada #define KS2_QM_MANAGER_QUEUES_BASE 0x02a80000 223dc7de222SMasahiro Yamada #define KS2_QM_MANAGER_Q_PROXY_BASE 0x02ac0000 224dc7de222SMasahiro Yamada #define KS2_QM_QUEUE_STATUS_BASE 0x02a40000 225dc7de222SMasahiro Yamada #define KS2_QM_LINK_RAM_BASE 0x00100000 226dc7de222SMasahiro Yamada #define KS2_QM_REGION_NUM 64 227dc7de222SMasahiro Yamada #define KS2_QM_QPOOL_NUM 4000 228dc7de222SMasahiro Yamada 229dc7de222SMasahiro Yamada /* USB */ 230dc7de222SMasahiro Yamada #define KS2_USB_SS_BASE 0x02680000 231dc7de222SMasahiro Yamada #define KS2_USB_HOST_XHCI_BASE (KS2_USB_SS_BASE + 0x10000) 232dc7de222SMasahiro Yamada #define KS2_DEV_USB_PHY_BASE 0x02620738 233dc7de222SMasahiro Yamada #define KS2_USB_PHY_CFG_BASE 0x02630000 234dc7de222SMasahiro Yamada 235dc7de222SMasahiro Yamada #define KS2_MAC_ID_BASE_ADDR (KS2_DEVICE_STATE_CTRL_BASE + 0x110) 236dc7de222SMasahiro Yamada 237dc7de222SMasahiro Yamada /* SGMII SerDes */ 238dc7de222SMasahiro Yamada #define KS2_SGMII_SERDES_BASE 0x0232a000 239dc7de222SMasahiro Yamada 240cfe5f0cdSLokesh Vutla /* JTAG ID register */ 241cfe5f0cdSLokesh Vutla #define JTAGID_VARIANT_SHIFT 28 242cfe5f0cdSLokesh Vutla #define JTAGID_VARIANT_MASK (0xf << 28) 243cfe5f0cdSLokesh Vutla #define JTAGID_PART_NUM_SHIFT 12 244cfe5f0cdSLokesh Vutla #define JTAGID_PART_NUM_MASK (0xffff << 12) 245cfe5f0cdSLokesh Vutla 246cfe5f0cdSLokesh Vutla /* PART NUMBER definitions */ 247cfe5f0cdSLokesh Vutla #define CPU_66AK2Hx 0xb981 248cfe5f0cdSLokesh Vutla #define CPU_66AK2Ex 0xb9a6 249cfe5f0cdSLokesh Vutla #define CPU_66AK2Lx 0xb9a7 250*f11a328bSLokesh Vutla #define CPU_66AK2Gx 0xbb06 251cfe5f0cdSLokesh Vutla 2527b50e159SLokesh Vutla /* DEVSPEED register */ 2537b50e159SLokesh Vutla #define DEVSPEED_DEVSPEED_SHIFT 16 2547b50e159SLokesh Vutla #define DEVSPEED_DEVSPEED_MASK (0xfff << 16) 2557b50e159SLokesh Vutla #define DEVSPEED_ARMSPEED_SHIFT 0 2567b50e159SLokesh Vutla #define DEVSPEED_ARMSPEED_MASK 0xfff 2577b50e159SLokesh Vutla #define DEVSPEED_NUMSPDS 12 2587b50e159SLokesh Vutla 259dc7de222SMasahiro Yamada #ifdef CONFIG_SOC_K2HK 260dc7de222SMasahiro Yamada #include <asm/arch/hardware-k2hk.h> 261dc7de222SMasahiro Yamada #endif 262dc7de222SMasahiro Yamada 263dc7de222SMasahiro Yamada #ifdef CONFIG_SOC_K2E 264dc7de222SMasahiro Yamada #include <asm/arch/hardware-k2e.h> 265dc7de222SMasahiro Yamada #endif 266dc7de222SMasahiro Yamada 267dc7de222SMasahiro Yamada #ifdef CONFIG_SOC_K2L 268dc7de222SMasahiro Yamada #include <asm/arch/hardware-k2l.h> 269dc7de222SMasahiro Yamada #endif 270dc7de222SMasahiro Yamada 271dc7de222SMasahiro Yamada #ifndef __ASSEMBLY__ 272dc7de222SMasahiro Yamada 273cfe5f0cdSLokesh Vutla static inline u16 get_part_number(void) 274cfe5f0cdSLokesh Vutla { 275cfe5f0cdSLokesh Vutla u32 jtag_id = __raw_readl(KS2_JTAG_ID_REG); 276cfe5f0cdSLokesh Vutla 277cfe5f0cdSLokesh Vutla return (jtag_id & JTAGID_PART_NUM_MASK) >> JTAGID_PART_NUM_SHIFT; 278dc7de222SMasahiro Yamada } 279dc7de222SMasahiro Yamada 280cfe5f0cdSLokesh Vutla static inline u8 cpu_is_k2hk(void) 281dc7de222SMasahiro Yamada { 282cfe5f0cdSLokesh Vutla return get_part_number() == CPU_66AK2Hx; 283dc7de222SMasahiro Yamada } 284dc7de222SMasahiro Yamada 285cfe5f0cdSLokesh Vutla static inline u8 cpu_is_k2e(void) 286dc7de222SMasahiro Yamada { 287cfe5f0cdSLokesh Vutla return get_part_number() == CPU_66AK2Ex; 288dc7de222SMasahiro Yamada } 289dc7de222SMasahiro Yamada 290cfe5f0cdSLokesh Vutla static inline u8 cpu_is_k2l(void) 291dc7de222SMasahiro Yamada { 292cfe5f0cdSLokesh Vutla return get_part_number() == CPU_66AK2Lx; 293cfe5f0cdSLokesh Vutla } 294cfe5f0cdSLokesh Vutla 295*f11a328bSLokesh Vutla static inline u8 cpu_is_k2g(void) 296*f11a328bSLokesh Vutla { 297*f11a328bSLokesh Vutla return get_part_number() == CPU_66AK2Gx; 298*f11a328bSLokesh Vutla } 299*f11a328bSLokesh Vutla 300cfe5f0cdSLokesh Vutla static inline u8 cpu_revision(void) 301cfe5f0cdSLokesh Vutla { 302cfe5f0cdSLokesh Vutla u32 jtag_id = __raw_readl(KS2_JTAG_ID_REG); 303cfe5f0cdSLokesh Vutla u8 rev = (jtag_id & JTAGID_VARIANT_MASK) >> JTAGID_VARIANT_SHIFT; 304dc7de222SMasahiro Yamada 305dc7de222SMasahiro Yamada return rev; 306dc7de222SMasahiro Yamada } 307dc7de222SMasahiro Yamada 308dc7de222SMasahiro Yamada int cpu_to_bus(u32 *ptr, u32 length); 309dc7de222SMasahiro Yamada void sdelay(unsigned long); 310dc7de222SMasahiro Yamada 311dc7de222SMasahiro Yamada #endif 312dc7de222SMasahiro Yamada 313dc7de222SMasahiro Yamada #endif /* __ASM_ARCH_HARDWARE_H */ 314