xref: /rk3399_rockchip-uboot/arch/arm/mach-keystone/ddr3_spd.c (revision 8efc24374176be3047f1585304fd33d5afca4dcb)
1d9a76e77SVitaly Andrianov /*
2d9a76e77SVitaly Andrianov  * Keystone2: DDR3 SPD configuration
3d9a76e77SVitaly Andrianov  *
4d9a76e77SVitaly Andrianov  * (C) Copyright 2015-2016 Texas Instruments Incorporated, <www.ti.com>
5d9a76e77SVitaly Andrianov  *
6d9a76e77SVitaly Andrianov  * SPDX-License-Identifier:     GPL-2.0+
7d9a76e77SVitaly Andrianov  */
8d9a76e77SVitaly Andrianov 
9d9a76e77SVitaly Andrianov #include <common.h>
10d9a76e77SVitaly Andrianov 
11d9a76e77SVitaly Andrianov #include <i2c.h>
12d9a76e77SVitaly Andrianov #include <ddr_spd.h>
13d9a76e77SVitaly Andrianov #include <asm/arch/ddr3.h>
14d9a76e77SVitaly Andrianov #include <asm/arch/hardware.h>
15d9a76e77SVitaly Andrianov 
16d9a76e77SVitaly Andrianov #define DUMP_DDR_CONFIG			0	/* set to 1 to debug */
17d9a76e77SVitaly Andrianov #define debug_ddr_cfg(fmt, args...)					\
18d9a76e77SVitaly Andrianov 		   debug_cond(DUMP_DDR_CONFIG, fmt, ##args)
19d9a76e77SVitaly Andrianov 
dump_phy_config(struct ddr3_phy_config * ptr)20d9a76e77SVitaly Andrianov static void dump_phy_config(struct ddr3_phy_config *ptr)
21d9a76e77SVitaly Andrianov {
22d9a76e77SVitaly Andrianov 	debug_ddr_cfg("\npllcr		0x%08X\n", ptr->pllcr);
23d9a76e77SVitaly Andrianov 	debug_ddr_cfg("pgcr1_mask	0x%08X\n", ptr->pgcr1_mask);
24d9a76e77SVitaly Andrianov 	debug_ddr_cfg("pgcr1_val	0x%08X\n", ptr->pgcr1_val);
25d9a76e77SVitaly Andrianov 	debug_ddr_cfg("ptr0		0x%08X\n", ptr->ptr0);
26d9a76e77SVitaly Andrianov 	debug_ddr_cfg("ptr1		0x%08X\n", ptr->ptr1);
27d9a76e77SVitaly Andrianov 	debug_ddr_cfg("ptr2		0x%08X\n", ptr->ptr2);
28d9a76e77SVitaly Andrianov 	debug_ddr_cfg("ptr3		0x%08X\n", ptr->ptr3);
29d9a76e77SVitaly Andrianov 	debug_ddr_cfg("ptr4		0x%08X\n", ptr->ptr4);
30d9a76e77SVitaly Andrianov 	debug_ddr_cfg("dcr_mask		0x%08X\n", ptr->dcr_mask);
31d9a76e77SVitaly Andrianov 	debug_ddr_cfg("dcr_val		0x%08X\n", ptr->dcr_val);
32d9a76e77SVitaly Andrianov 	debug_ddr_cfg("dtpr0		0x%08X\n", ptr->dtpr0);
33d9a76e77SVitaly Andrianov 	debug_ddr_cfg("dtpr1		0x%08X\n", ptr->dtpr1);
34d9a76e77SVitaly Andrianov 	debug_ddr_cfg("dtpr2		0x%08X\n", ptr->dtpr2);
35d9a76e77SVitaly Andrianov 	debug_ddr_cfg("mr0		0x%08X\n", ptr->mr0);
36d9a76e77SVitaly Andrianov 	debug_ddr_cfg("mr1		0x%08X\n", ptr->mr1);
37d9a76e77SVitaly Andrianov 	debug_ddr_cfg("mr2		0x%08X\n", ptr->mr2);
38d9a76e77SVitaly Andrianov 	debug_ddr_cfg("dtcr		0x%08X\n", ptr->dtcr);
39d9a76e77SVitaly Andrianov 	debug_ddr_cfg("pgcr2		0x%08X\n", ptr->pgcr2);
40d9a76e77SVitaly Andrianov 	debug_ddr_cfg("zq0cr1		0x%08X\n", ptr->zq0cr1);
41d9a76e77SVitaly Andrianov 	debug_ddr_cfg("zq1cr1		0x%08X\n", ptr->zq1cr1);
42d9a76e77SVitaly Andrianov 	debug_ddr_cfg("zq2cr1		0x%08X\n", ptr->zq2cr1);
43d9a76e77SVitaly Andrianov 	debug_ddr_cfg("pir_v1		0x%08X\n", ptr->pir_v1);
44d9a76e77SVitaly Andrianov 	debug_ddr_cfg("pir_v2		0x%08X\n\n", ptr->pir_v2);
45d9a76e77SVitaly Andrianov };
46d9a76e77SVitaly Andrianov 
dump_emif_config(struct ddr3_emif_config * ptr)47d9a76e77SVitaly Andrianov static void dump_emif_config(struct ddr3_emif_config *ptr)
48d9a76e77SVitaly Andrianov {
49d9a76e77SVitaly Andrianov 	debug_ddr_cfg("\nsdcfg		0x%08X\n", ptr->sdcfg);
50d9a76e77SVitaly Andrianov 	debug_ddr_cfg("sdtim1		0x%08X\n", ptr->sdtim1);
51d9a76e77SVitaly Andrianov 	debug_ddr_cfg("sdtim2		0x%08X\n", ptr->sdtim2);
52d9a76e77SVitaly Andrianov 	debug_ddr_cfg("sdtim3		0x%08X\n", ptr->sdtim3);
53d9a76e77SVitaly Andrianov 	debug_ddr_cfg("sdtim4		0x%08X\n", ptr->sdtim4);
54d9a76e77SVitaly Andrianov 	debug_ddr_cfg("zqcfg		0x%08X\n", ptr->zqcfg);
55d9a76e77SVitaly Andrianov 	debug_ddr_cfg("sdrfc		0x%08X\n\n", ptr->sdrfc);
56d9a76e77SVitaly Andrianov };
57d9a76e77SVitaly Andrianov 
58d9a76e77SVitaly Andrianov #define TEMP NORMAL_TEMP
59d9a76e77SVitaly Andrianov #define VBUS_CLKPERIOD 1.875 /* Corresponds to vbus=533MHz, */
60d9a76e77SVitaly Andrianov #define PLLGS_VAL	(4000.0 / VBUS_CLKPERIOD) /* 4 us */
61d9a76e77SVitaly Andrianov #define PLLPD_VAL	(1000.0 / VBUS_CLKPERIOD) /* 1 us */
62d9a76e77SVitaly Andrianov #define PLLLOCK_VAL	(100000.0 / VBUS_CLKPERIOD) /* 100 us */
63d9a76e77SVitaly Andrianov #define PLLRST_VAL	(9000.0 / VBUS_CLKPERIOD) /* 9 us */
64d9a76e77SVitaly Andrianov #define PHYRST_VAL	0x10
65d9a76e77SVitaly Andrianov #define DDR_TERM RZQ_4_TERM
66d9a76e77SVitaly Andrianov #define SDRAM_DRIVE RZQ_7_IMP
67d9a76e77SVitaly Andrianov #define DYN_ODT ODT_DISABLE
68d9a76e77SVitaly Andrianov 
69d9a76e77SVitaly Andrianov enum srt {
70d9a76e77SVitaly Andrianov 	NORMAL_TEMP,
71d9a76e77SVitaly Andrianov 	EXTENDED_TEMP
72d9a76e77SVitaly Andrianov };
73d9a76e77SVitaly Andrianov 
74d9a76e77SVitaly Andrianov enum out_impedance {
75d9a76e77SVitaly Andrianov 	RZQ_6_IMP = 0,
76d9a76e77SVitaly Andrianov 	RZQ_7_IMP
77d9a76e77SVitaly Andrianov };
78d9a76e77SVitaly Andrianov 
79d9a76e77SVitaly Andrianov enum die_term {
80d9a76e77SVitaly Andrianov 	ODT_DISABLE = 0,
81d9a76e77SVitaly Andrianov 	RZQ_4_TERM,
82d9a76e77SVitaly Andrianov 	RZQ_2_TERM,
83d9a76e77SVitaly Andrianov 	RZQ_6_TERM,
84d9a76e77SVitaly Andrianov 	RZQ_12_TERM,
85d9a76e77SVitaly Andrianov 	RZQ_8_TERM
86d9a76e77SVitaly Andrianov };
87d9a76e77SVitaly Andrianov 
88d9a76e77SVitaly Andrianov struct ddr3_sodimm {
89d9a76e77SVitaly Andrianov 	u32 t_ck;
90d9a76e77SVitaly Andrianov 	u32 freqsel;
91d9a76e77SVitaly Andrianov 	u32 t_xp;
92d9a76e77SVitaly Andrianov 	u32 t_cke;
93d9a76e77SVitaly Andrianov 	u32 t_pllpd;
94d9a76e77SVitaly Andrianov 	u32 t_pllgs;
95d9a76e77SVitaly Andrianov 	u32 t_phyrst;
96d9a76e77SVitaly Andrianov 	u32 t_plllock;
97d9a76e77SVitaly Andrianov 	u32 t_pllrst;
98d9a76e77SVitaly Andrianov 	u32 t_rfc;
99d9a76e77SVitaly Andrianov 	u32 t_xs;
100d9a76e77SVitaly Andrianov 	u32 t_dinit0;
101d9a76e77SVitaly Andrianov 	u32 t_dinit1;
102d9a76e77SVitaly Andrianov 	u32 t_dinit2;
103d9a76e77SVitaly Andrianov 	u32 t_dinit3;
104d9a76e77SVitaly Andrianov 	u32 t_rtp;
105d9a76e77SVitaly Andrianov 	u32 t_wtr;
106d9a76e77SVitaly Andrianov 	u32 t_rp;
107d9a76e77SVitaly Andrianov 	u32 t_rcd;
108d9a76e77SVitaly Andrianov 	u32 t_ras;
109d9a76e77SVitaly Andrianov 	u32 t_rrd;
110d9a76e77SVitaly Andrianov 	u32 t_rc;
111d9a76e77SVitaly Andrianov 	u32 t_faw;
112d9a76e77SVitaly Andrianov 	u32 t_mrd;
113d9a76e77SVitaly Andrianov 	u32 t_mod;
114d9a76e77SVitaly Andrianov 	u32 t_wlo;
115d9a76e77SVitaly Andrianov 	u32 t_wlmrd;
116d9a76e77SVitaly Andrianov 	u32 t_xsdll;
117d9a76e77SVitaly Andrianov 	u32 t_xpdll;
118d9a76e77SVitaly Andrianov 	u32 t_ckesr;
119d9a76e77SVitaly Andrianov 	u32 t_dllk;
120d9a76e77SVitaly Andrianov 	u32 t_wr;
121d9a76e77SVitaly Andrianov 	u32 t_wr_bin;
122d9a76e77SVitaly Andrianov 	u32 cas;
123d9a76e77SVitaly Andrianov 	u32 cwl;
124d9a76e77SVitaly Andrianov 	u32 asr;
125d9a76e77SVitaly Andrianov 	u32 pasr;
126d9a76e77SVitaly Andrianov 	u32 t_refprd;
127d9a76e77SVitaly Andrianov 	u8 sdram_type;
128d9a76e77SVitaly Andrianov 	u8 ibank;
129d9a76e77SVitaly Andrianov 	u8 pagesize;
130d9a76e77SVitaly Andrianov 	u8 t_rrd2;
131d9a76e77SVitaly Andrianov 	u8 t_ras_max;
132d9a76e77SVitaly Andrianov 	u8 t_zqcs;
133d9a76e77SVitaly Andrianov 	u32 refresh_rate;
134d9a76e77SVitaly Andrianov 	u8 t_csta;
135d9a76e77SVitaly Andrianov 
136d9a76e77SVitaly Andrianov 	u8 rank;
137d9a76e77SVitaly Andrianov 	u8 mirrored;
138d9a76e77SVitaly Andrianov 	u8 buswidth;
139d9a76e77SVitaly Andrianov };
140d9a76e77SVitaly Andrianov 
cas_latancy(u16 temp)141d9a76e77SVitaly Andrianov static u8 cas_latancy(u16 temp)
142d9a76e77SVitaly Andrianov {
143d9a76e77SVitaly Andrianov 	int loop;
144d9a76e77SVitaly Andrianov 	u8 cas_bin = 0;
145d9a76e77SVitaly Andrianov 
146d9a76e77SVitaly Andrianov 	for (loop = 0; loop < 32; loop += 2, temp >>= 1) {
147d9a76e77SVitaly Andrianov 		if (temp & 0x0001)
148d9a76e77SVitaly Andrianov 			cas_bin = (loop > 15) ? loop - 15 : loop;
149d9a76e77SVitaly Andrianov 	}
150d9a76e77SVitaly Andrianov 
151d9a76e77SVitaly Andrianov 	return cas_bin;
152d9a76e77SVitaly Andrianov }
153d9a76e77SVitaly Andrianov 
ddr3_get_size_in_mb(ddr3_spd_eeprom_t * buf)154d9a76e77SVitaly Andrianov static int ddr3_get_size_in_mb(ddr3_spd_eeprom_t *buf)
155d9a76e77SVitaly Andrianov {
156d9a76e77SVitaly Andrianov 	return (((buf->organization & 0x38) >> 3) + 1) *
157d9a76e77SVitaly Andrianov 		(256 << (buf->density_banks & 0xf));
158d9a76e77SVitaly Andrianov }
159d9a76e77SVitaly Andrianov 
ddrtimingcalculation(ddr3_spd_eeprom_t * buf,struct ddr3_sodimm * spd,struct ddr3_spd_cb * spd_cb)160d9a76e77SVitaly Andrianov static int ddrtimingcalculation(ddr3_spd_eeprom_t *buf, struct ddr3_sodimm *spd,
161d9a76e77SVitaly Andrianov 				struct ddr3_spd_cb *spd_cb)
162d9a76e77SVitaly Andrianov {
163d9a76e77SVitaly Andrianov 	u32 mtb, clk_freq;
164d9a76e77SVitaly Andrianov 
165d9a76e77SVitaly Andrianov 	if ((buf->mem_type != 0x0b) ||
166d9a76e77SVitaly Andrianov 	    ((buf->density_banks & 0x70) != 0x00))
167d9a76e77SVitaly Andrianov 		return 1;
168d9a76e77SVitaly Andrianov 
169d9a76e77SVitaly Andrianov 	spd->sdram_type = 0x03;
170d9a76e77SVitaly Andrianov 	spd->ibank = 0x03;
171d9a76e77SVitaly Andrianov 
172d9a76e77SVitaly Andrianov 	mtb = buf->mtb_dividend * 1000 / buf->mtb_divisor;
173d9a76e77SVitaly Andrianov 
174d9a76e77SVitaly Andrianov 	spd->t_ck = buf->tck_min * mtb;
175d9a76e77SVitaly Andrianov 
176d9a76e77SVitaly Andrianov 	spd_cb->ddrspdclock = 2000000 / spd->t_ck;
177d9a76e77SVitaly Andrianov 	clk_freq = spd_cb->ddrspdclock / 2;
178d9a76e77SVitaly Andrianov 
179d9a76e77SVitaly Andrianov 	spd->rank = ((buf->organization & 0x38) >> 3) + 1;
180d9a76e77SVitaly Andrianov 	if (spd->rank > 2)
181d9a76e77SVitaly Andrianov 		return 1;
182d9a76e77SVitaly Andrianov 
183d9a76e77SVitaly Andrianov 	spd->pagesize = (buf->addressing & 0x07) + 1;
184d9a76e77SVitaly Andrianov 	if (spd->pagesize > 3)
185d9a76e77SVitaly Andrianov 		return 1;
186d9a76e77SVitaly Andrianov 
187d9a76e77SVitaly Andrianov 	spd->buswidth = 8 << (buf->bus_width & 0x7);
188d9a76e77SVitaly Andrianov 	if ((spd->buswidth < 16) || (spd->buswidth > 64))
189d9a76e77SVitaly Andrianov 		return 1;
190d9a76e77SVitaly Andrianov 
191d9a76e77SVitaly Andrianov 	spd->mirrored = buf->mod_section.unbuffered.addr_mapping & 1;
192d9a76e77SVitaly Andrianov 
193d9a76e77SVitaly Andrianov 	printf("DDR3A Speed will be configured for %d Operation.\n",
194d9a76e77SVitaly Andrianov 	       spd_cb->ddrspdclock);
195d9a76e77SVitaly Andrianov 	if (spd_cb->ddrspdclock == 1333) {
196d9a76e77SVitaly Andrianov 		spd->t_xp = ((3 * spd->t_ck) > 6000) ?
197d9a76e77SVitaly Andrianov 			3 : ((5999 / spd->t_ck) + 1);
198d9a76e77SVitaly Andrianov 		spd->t_cke = ((3 * spd->t_ck) > 5625) ?
199d9a76e77SVitaly Andrianov 			3 : ((5624 / spd->t_ck) + 1);
200d9a76e77SVitaly Andrianov 	} else if (spd_cb->ddrspdclock == 1600) {
201d9a76e77SVitaly Andrianov 		spd->t_xp = ((3 * spd->t_ck) > 6000) ?
202d9a76e77SVitaly Andrianov 			3 : ((5999 / spd->t_ck) + 1);
203d9a76e77SVitaly Andrianov 		spd->t_cke = ((3 * spd->t_ck) > 5000) ?
204d9a76e77SVitaly Andrianov 			3 : ((4999 / spd->t_ck) + 1);
205d9a76e77SVitaly Andrianov 	} else {
206d9a76e77SVitaly Andrianov 		printf("Unsupported DDR3 speed %d\n", spd_cb->ddrspdclock);
207d9a76e77SVitaly Andrianov 		return 1;
208d9a76e77SVitaly Andrianov 	}
209d9a76e77SVitaly Andrianov 
210d9a76e77SVitaly Andrianov 	spd->t_xpdll = (spd->t_ck > 2400) ? 10 : 24000 / spd->t_ck;
211d9a76e77SVitaly Andrianov 	spd->t_ckesr = spd->t_cke + 1;
212d9a76e77SVitaly Andrianov 
213d9a76e77SVitaly Andrianov 	/* SPD Calculated Values */
214d9a76e77SVitaly Andrianov 	spd->cas = cas_latancy((buf->caslat_msb << 8) |
215d9a76e77SVitaly Andrianov 			       buf->caslat_lsb);
216d9a76e77SVitaly Andrianov 
217d9a76e77SVitaly Andrianov 	spd->t_wr = (buf->twr_min * mtb) / spd->t_ck;
218d9a76e77SVitaly Andrianov 	spd->t_wr_bin = (spd->t_wr / 2) & 0x07;
219d9a76e77SVitaly Andrianov 
220d9a76e77SVitaly Andrianov 	spd->t_rcd = ((buf->trcd_min * mtb) - 1) / spd->t_ck + 1;
221d9a76e77SVitaly Andrianov 	spd->t_rrd = ((buf->trrd_min * mtb) - 1) / spd->t_ck + 1;
222d9a76e77SVitaly Andrianov 	spd->t_rp  = (((buf->trp_min * mtb) - 1) / spd->t_ck) + 1;
223d9a76e77SVitaly Andrianov 
224d9a76e77SVitaly Andrianov 	spd->t_ras = (((buf->tras_trc_ext & 0x0f) << 8 | buf->tras_min_lsb) *
225d9a76e77SVitaly Andrianov 		      mtb) / spd->t_ck;
226d9a76e77SVitaly Andrianov 
227d9a76e77SVitaly Andrianov 	spd->t_rc = (((((buf->tras_trc_ext & 0xf0) << 4) | buf->trc_min_lsb) *
228d9a76e77SVitaly Andrianov 		      mtb) - 1) / spd->t_ck + 1;
229d9a76e77SVitaly Andrianov 
230d9a76e77SVitaly Andrianov 	spd->t_rfc = (buf->trfc_min_lsb | (buf->trfc_min_msb << 8)) * mtb /
231d9a76e77SVitaly Andrianov 		1000;
232d9a76e77SVitaly Andrianov 	spd->t_wtr = (buf->twtr_min * mtb) / spd->t_ck;
233d9a76e77SVitaly Andrianov 	spd->t_rtp = (buf->trtp_min * mtb) / spd->t_ck;
234d9a76e77SVitaly Andrianov 
235d9a76e77SVitaly Andrianov 	spd->t_xs  = (((spd->t_rfc + 10) * 1000) / spd->t_ck);
236d9a76e77SVitaly Andrianov 	spd->t_rfc = ((spd->t_rfc * 1000) - 1) / spd->t_ck + 1;
237d9a76e77SVitaly Andrianov 
238d9a76e77SVitaly Andrianov 	spd->t_faw = (((buf->tfaw_msb << 8) | buf->tfaw_min) * mtb) / spd->t_ck;
239d9a76e77SVitaly Andrianov 	spd->t_rrd2 = ((((buf->tfaw_msb << 8) |
240d9a76e77SVitaly Andrianov 			 buf->tfaw_min) * mtb) / (4 * spd->t_ck)) - 1;
241d9a76e77SVitaly Andrianov 
242d9a76e77SVitaly Andrianov 	/* Hard-coded values */
243d9a76e77SVitaly Andrianov 	spd->t_mrd = 0x00;
244d9a76e77SVitaly Andrianov 	spd->t_mod = 0x00;
245d9a76e77SVitaly Andrianov 	spd->t_wlo = 0x0C;
246d9a76e77SVitaly Andrianov 	spd->t_wlmrd = 0x28;
247d9a76e77SVitaly Andrianov 	spd->t_xsdll = 0x200;
248d9a76e77SVitaly Andrianov 	spd->t_ras_max = 0x0F;
249d9a76e77SVitaly Andrianov 	spd->t_csta = 0x05;
250d9a76e77SVitaly Andrianov 	spd->t_dllk = 0x200;
251d9a76e77SVitaly Andrianov 
252d9a76e77SVitaly Andrianov 	/* CAS Write Latency */
253d9a76e77SVitaly Andrianov 	if (spd->t_ck >= 2500)
254d9a76e77SVitaly Andrianov 		spd->cwl = 0;
255d9a76e77SVitaly Andrianov 	else if (spd->t_ck >= 1875)
256d9a76e77SVitaly Andrianov 		spd->cwl = 1;
257d9a76e77SVitaly Andrianov 	else if (spd->t_ck >= 1500)
258d9a76e77SVitaly Andrianov 		spd->cwl = 2;
259d9a76e77SVitaly Andrianov 	else if (spd->t_ck >= 1250)
260d9a76e77SVitaly Andrianov 		spd->cwl = 3;
261d9a76e77SVitaly Andrianov 	else if (spd->t_ck >= 1071)
262d9a76e77SVitaly Andrianov 		spd->cwl = 4;
263d9a76e77SVitaly Andrianov 	else
264d9a76e77SVitaly Andrianov 		spd->cwl = 5;
265d9a76e77SVitaly Andrianov 
266d9a76e77SVitaly Andrianov 	/* SD:RAM Thermal and Refresh Options */
267d9a76e77SVitaly Andrianov 	spd->asr = (buf->therm_ref_opt & 0x04) >> 2;
268d9a76e77SVitaly Andrianov 	spd->pasr = (buf->therm_ref_opt & 0x80) >> 7;
269d9a76e77SVitaly Andrianov 	spd->t_zqcs = 64;
270d9a76e77SVitaly Andrianov 
271d9a76e77SVitaly Andrianov 	spd->t_refprd = (TEMP == NORMAL_TEMP) ? 7812500 : 3906250;
272d9a76e77SVitaly Andrianov 	spd->t_refprd = spd->t_refprd / spd->t_ck;
273d9a76e77SVitaly Andrianov 
274d9a76e77SVitaly Andrianov 	spd->refresh_rate = spd->t_refprd;
275d9a76e77SVitaly Andrianov 	spd->t_refprd = spd->t_refprd * 5;
276d9a76e77SVitaly Andrianov 
277d9a76e77SVitaly Andrianov 	/* Set MISC PHY space registers fields */
278d9a76e77SVitaly Andrianov 	if ((clk_freq / 2) >= 166 && (clk_freq / 2 < 275))
279d9a76e77SVitaly Andrianov 		spd->freqsel = 0x03;
280d9a76e77SVitaly Andrianov 	else if ((clk_freq / 2) > 225 && (clk_freq / 2 < 385))
281d9a76e77SVitaly Andrianov 		spd->freqsel = 0x01;
282d9a76e77SVitaly Andrianov 	else if ((clk_freq / 2) > 335 && (clk_freq / 2 < 534))
283d9a76e77SVitaly Andrianov 		spd->freqsel = 0x00;
284d9a76e77SVitaly Andrianov 
285d9a76e77SVitaly Andrianov 	spd->t_dinit0 = 500000000 / spd->t_ck; /* CKE low time 500 us */
286d9a76e77SVitaly Andrianov 	spd->t_dinit1 = spd->t_xs;
287d9a76e77SVitaly Andrianov 	spd->t_dinit2 = 200000000 / spd->t_ck; /* Reset low time 200 us */
288d9a76e77SVitaly Andrianov 	/* Time from ZQ initialization command to first command (1 us) */
289d9a76e77SVitaly Andrianov 	spd->t_dinit3 =  1000000 / spd->t_ck;
290d9a76e77SVitaly Andrianov 
291d9a76e77SVitaly Andrianov 	spd->t_pllgs = PLLGS_VAL + 1;
292d9a76e77SVitaly Andrianov 	spd->t_pllpd = PLLPD_VAL + 1;
293d9a76e77SVitaly Andrianov 	spd->t_plllock = PLLLOCK_VAL + 1;
294d9a76e77SVitaly Andrianov 	spd->t_pllrst = PLLRST_VAL;
295d9a76e77SVitaly Andrianov 	spd->t_phyrst = PHYRST_VAL;
296d9a76e77SVitaly Andrianov 
297d9a76e77SVitaly Andrianov 	spd_cb->ddr_size_gbyte = ddr3_get_size_in_mb(buf) / 1024;
298d9a76e77SVitaly Andrianov 
299d9a76e77SVitaly Andrianov 	return 0;
300d9a76e77SVitaly Andrianov }
301d9a76e77SVitaly Andrianov 
init_ddr3param(struct ddr3_spd_cb * spd_cb,struct ddr3_sodimm * spd)302d9a76e77SVitaly Andrianov static void init_ddr3param(struct ddr3_spd_cb *spd_cb,
303d9a76e77SVitaly Andrianov 			   struct ddr3_sodimm *spd)
304d9a76e77SVitaly Andrianov {
305d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.pllcr = (spd->freqsel & 3) << 18 | 0xE << 13;
306d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.pgcr1_mask = (IODDRM_MASK | ZCKSEL_MASK);
307d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.pgcr1_val = ((1 << 2) | (1 << 7) | (1 << 23));
308d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.ptr0 = ((spd->t_pllpd & 0x7ff) << 21) |
309d9a76e77SVitaly Andrianov 		((spd->t_pllgs & 0x7fff) << 6) | (spd->t_phyrst & 0x3f);
310d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.ptr1 = ((spd->t_plllock & 0xffff) << 16) |
311d9a76e77SVitaly Andrianov 		(spd->t_pllrst & 0x1fff);
312d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.ptr2 = 0;
313d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.ptr3 = ((spd->t_dinit1 & 0x1ff) << 20) |
314d9a76e77SVitaly Andrianov 		(spd->t_dinit0 & 0xfffff);
315d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.ptr4 = ((spd->t_dinit3 & 0x3ff) << 18) |
316d9a76e77SVitaly Andrianov 		(spd->t_dinit2 & 0x3ffff);
317d9a76e77SVitaly Andrianov 
318d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.dcr_mask = PDQ_MASK | MPRDQ_MASK | BYTEMASK_MASK;
319d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.dcr_val = 1 << 10;
320d9a76e77SVitaly Andrianov 
321d9a76e77SVitaly Andrianov 	if (spd->mirrored) {
322d9a76e77SVitaly Andrianov 		spd_cb->phy_cfg.dcr_mask |= NOSRA_MASK | UDIMM_MASK;
323d9a76e77SVitaly Andrianov 		spd_cb->phy_cfg.dcr_val |= (1 << 27) | (1 << 29);
324d9a76e77SVitaly Andrianov 	}
325d9a76e77SVitaly Andrianov 
326d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.dtpr0 = (spd->t_rc & 0x3f) << 26 |
327d9a76e77SVitaly Andrianov 		(spd->t_rrd & 0xf) << 22 |
328d9a76e77SVitaly Andrianov 		(spd->t_ras & 0x3f) << 16 | (spd->t_rcd & 0xf) << 12 |
329d9a76e77SVitaly Andrianov 		(spd->t_rp & 0xf) << 8 | (spd->t_wtr & 0xf) << 4 |
330d9a76e77SVitaly Andrianov 		(spd->t_rtp & 0xf);
331d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.dtpr1 = (spd->t_wlo & 0xf) << 26 |
332d9a76e77SVitaly Andrianov 		(spd->t_wlmrd & 0x3f) << 20 | (spd->t_rfc & 0x1ff) << 11 |
333d9a76e77SVitaly Andrianov 		(spd->t_faw & 0x3f) << 5 | (spd->t_mod & 0x7) << 2 |
334d9a76e77SVitaly Andrianov 		(spd->t_mrd & 0x3);
335d9a76e77SVitaly Andrianov 
336d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.dtpr2 = 0 << 31 | 1 << 30 | 0 << 29 |
337d9a76e77SVitaly Andrianov 		(spd->t_dllk & 0x3ff) << 19 | (spd->t_ckesr & 0xf) << 15;
338d9a76e77SVitaly Andrianov 
339d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.dtpr2 |= (((spd->t_xp > spd->t_xpdll) ?
340d9a76e77SVitaly Andrianov 				   spd->t_xp : spd->t_xpdll) &
341d9a76e77SVitaly Andrianov 				  0x1f) << 10;
342d9a76e77SVitaly Andrianov 
343d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.dtpr2 |= (((spd->t_xs > spd->t_xsdll) ?
344d9a76e77SVitaly Andrianov 			      spd->t_xs : spd->t_xsdll) &
345d9a76e77SVitaly Andrianov 			     0x3ff);
346d9a76e77SVitaly Andrianov 
347d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.mr0 = 1 << 12 | (spd->t_wr_bin & 0x7) << 9 | 0 << 8 |
348d9a76e77SVitaly Andrianov 		0 << 7 | ((spd->cas & 0x0E) >> 1) << 4 | 0 << 3 |
349d9a76e77SVitaly Andrianov 		(spd->cas & 0x01) << 2;
350d9a76e77SVitaly Andrianov 
351d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.mr1 = 0 << 12 | 0 << 11 | 0 << 7 | 0 << 3 |
352d9a76e77SVitaly Andrianov 		((DDR_TERM >> 2) & 1) << 9 | ((DDR_TERM >> 1) & 1) << 6 |
353d9a76e77SVitaly Andrianov 		(DDR_TERM & 0x1) << 2 | ((SDRAM_DRIVE >> 1) & 1) << 5 |
354d9a76e77SVitaly Andrianov 		(SDRAM_DRIVE & 1) << 1 | 0 << 0;
355d9a76e77SVitaly Andrianov 
356d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.mr2 = DYN_ODT << 9 | TEMP << 7 | (spd->asr & 1) << 6 |
357d9a76e77SVitaly Andrianov 		(spd->cwl & 7) << 3 | (spd->pasr & 7);
358d9a76e77SVitaly Andrianov 
359d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.dtcr = (spd->rank == 2) ? 0x730035C7 : 0x710035C7;
360d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.pgcr2 = (0xF << 20) | ((int)spd->t_refprd & 0x3ffff);
361d9a76e77SVitaly Andrianov 
362d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.zq0cr1 = 0x0000005D;
363d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.zq1cr1 = 0x0000005B;
364d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.zq2cr1 = 0x0000005B;
365d9a76e77SVitaly Andrianov 
366d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.pir_v1 = 0x00000033;
367d9a76e77SVitaly Andrianov 	spd_cb->phy_cfg.pir_v2 = 0x0000FF81;
368d9a76e77SVitaly Andrianov 
369d9a76e77SVitaly Andrianov 	/* EMIF Registers */
370d9a76e77SVitaly Andrianov 	spd_cb->emif_cfg.sdcfg = spd->sdram_type << 29 | (DDR_TERM & 7) << 25 |
371d9a76e77SVitaly Andrianov 		(DYN_ODT & 3) << 22 | (spd->cwl & 0x7) << 14 |
372d9a76e77SVitaly Andrianov 		(spd->cas & 0xf) << 8 | (spd->ibank & 3) << 5 |
373d9a76e77SVitaly Andrianov 		(spd->buswidth & 3) << 12 | (spd->pagesize & 3);
374d9a76e77SVitaly Andrianov 
375d9a76e77SVitaly Andrianov 	if (spd->rank == 2)
376d9a76e77SVitaly Andrianov 		spd_cb->emif_cfg.sdcfg |= 1 << 3;
377d9a76e77SVitaly Andrianov 
378d9a76e77SVitaly Andrianov 	spd_cb->emif_cfg.sdtim1 = ((spd->t_wr - 1) & 0x1f) << 25 |
379d9a76e77SVitaly Andrianov 		((spd->t_ras - 1) & 0x7f) << 18 |
380d9a76e77SVitaly Andrianov 		((spd->t_rc - 1) & 0xff) << 10 |
381d9a76e77SVitaly Andrianov 		(spd->t_rrd2 & 0x3f) << 4  |
382d9a76e77SVitaly Andrianov 		((spd->t_wtr - 1) & 0xf);
383d9a76e77SVitaly Andrianov 
384d9a76e77SVitaly Andrianov 	spd_cb->emif_cfg.sdtim2 = 0x07 << 10 | ((spd->t_rp - 1) & 0x1f) << 5 |
385d9a76e77SVitaly Andrianov 		((spd->t_rcd - 1) & 0x1f);
386d9a76e77SVitaly Andrianov 
387d9a76e77SVitaly Andrianov 	spd_cb->emif_cfg.sdtim3 = ((spd->t_xp - 2) & 0xf) << 28 |
388d9a76e77SVitaly Andrianov 		((spd->t_xs - 1) & 0x3ff) << 18 |
389d9a76e77SVitaly Andrianov 		((spd->t_xsdll - 1) & 0x3ff) << 8 |
390d9a76e77SVitaly Andrianov 		((spd->t_rtp - 1) & 0xf) << 4 | ((spd->t_cke) & 0xf);
391d9a76e77SVitaly Andrianov 
392d9a76e77SVitaly Andrianov 	spd_cb->emif_cfg.sdtim4 = (spd->t_csta & 0xf) << 28 |
393d9a76e77SVitaly Andrianov 		((spd->t_ckesr - 1) & 0xf) << 24 |
394d9a76e77SVitaly Andrianov 		((spd->t_zqcs - 1) & 0xff) << 16 |
395d9a76e77SVitaly Andrianov 		((spd->t_rfc - 1) & 0x3ff) << 4 |
396d9a76e77SVitaly Andrianov 		(spd->t_ras_max & 0xf);
397d9a76e77SVitaly Andrianov 
398d9a76e77SVitaly Andrianov 	spd_cb->emif_cfg.sdrfc = (spd->refresh_rate - 1) & 0xffff;
399d9a76e77SVitaly Andrianov 
400d9a76e77SVitaly Andrianov 	/* TODO zqcfg value fixed ,May be required correction for K2E evm. */
401d9a76e77SVitaly Andrianov 	spd_cb->emif_cfg.zqcfg = (spd->rank == 2) ? 0xF0073200 : 0x70073200;
402d9a76e77SVitaly Andrianov }
403d9a76e77SVitaly Andrianov 
ddr3_read_spd(ddr3_spd_eeprom_t * spd_params)404d9a76e77SVitaly Andrianov static int ddr3_read_spd(ddr3_spd_eeprom_t *spd_params)
405d9a76e77SVitaly Andrianov {
406d9a76e77SVitaly Andrianov 	int ret;
407d9a76e77SVitaly Andrianov 	int old_bus;
408d9a76e77SVitaly Andrianov 
409d9a76e77SVitaly Andrianov 	i2c_init(CONFIG_SYS_DAVINCI_I2C_SPEED, CONFIG_SYS_DAVINCI_I2C_SLAVE);
410d9a76e77SVitaly Andrianov 
411d9a76e77SVitaly Andrianov 	old_bus = i2c_get_bus_num();
412d9a76e77SVitaly Andrianov 	i2c_set_bus_num(1);
413d9a76e77SVitaly Andrianov 
414d9a76e77SVitaly Andrianov 	ret = i2c_read(0x53, 0, 1, (unsigned char *)spd_params, 256);
415d9a76e77SVitaly Andrianov 
416d9a76e77SVitaly Andrianov 	i2c_set_bus_num(old_bus);
417d9a76e77SVitaly Andrianov 
418d9a76e77SVitaly Andrianov 	if (ret) {
419d9a76e77SVitaly Andrianov 		printf("Cannot read DIMM params\n");
420d9a76e77SVitaly Andrianov 		return 1;
421d9a76e77SVitaly Andrianov 	}
422d9a76e77SVitaly Andrianov 
423d9a76e77SVitaly Andrianov 	if (ddr3_spd_check(spd_params))
424d9a76e77SVitaly Andrianov 		return 1;
425d9a76e77SVitaly Andrianov 
426d9a76e77SVitaly Andrianov 	return 0;
427d9a76e77SVitaly Andrianov }
428d9a76e77SVitaly Andrianov 
ddr3_get_size(void)429*8efc2437SVitaly Andrianov int ddr3_get_size(void)
430*8efc2437SVitaly Andrianov {
431*8efc2437SVitaly Andrianov 	ddr3_spd_eeprom_t spd_params;
432*8efc2437SVitaly Andrianov 
433*8efc2437SVitaly Andrianov 	if (ddr3_read_spd(&spd_params))
434*8efc2437SVitaly Andrianov 		return 0;
435*8efc2437SVitaly Andrianov 
436*8efc2437SVitaly Andrianov 	return ddr3_get_size_in_mb(&spd_params) / 1024;
437*8efc2437SVitaly Andrianov }
438*8efc2437SVitaly Andrianov 
ddr3_get_dimm_params_from_spd(struct ddr3_spd_cb * spd_cb)439d9a76e77SVitaly Andrianov int ddr3_get_dimm_params_from_spd(struct ddr3_spd_cb *spd_cb)
440d9a76e77SVitaly Andrianov {
441d9a76e77SVitaly Andrianov 	struct ddr3_sodimm spd;
442d9a76e77SVitaly Andrianov 	ddr3_spd_eeprom_t spd_params;
443d9a76e77SVitaly Andrianov 
444d9a76e77SVitaly Andrianov 	memset(&spd, 0, sizeof(spd));
445d9a76e77SVitaly Andrianov 
446d9a76e77SVitaly Andrianov 	if (ddr3_read_spd(&spd_params))
447d9a76e77SVitaly Andrianov 		return 1;
448d9a76e77SVitaly Andrianov 
449d9a76e77SVitaly Andrianov 	if (ddrtimingcalculation(&spd_params, &spd, spd_cb)) {
450d9a76e77SVitaly Andrianov 		printf("Timing caclulation error\n");
451d9a76e77SVitaly Andrianov 		return 1;
452d9a76e77SVitaly Andrianov 	}
453d9a76e77SVitaly Andrianov 
454d9a76e77SVitaly Andrianov 	strncpy(spd_cb->dimm_name, (char *)spd_params.mpart, 18);
455d9a76e77SVitaly Andrianov 	spd_cb->dimm_name[18] = '\0';
456d9a76e77SVitaly Andrianov 
457d9a76e77SVitaly Andrianov 	init_ddr3param(spd_cb, &spd);
458d9a76e77SVitaly Andrianov 
459d9a76e77SVitaly Andrianov 	dump_emif_config(&spd_cb->emif_cfg);
460d9a76e77SVitaly Andrianov 	dump_phy_config(&spd_cb->phy_cfg);
461d9a76e77SVitaly Andrianov 
462d9a76e77SVitaly Andrianov 	return 0;
463d9a76e77SVitaly Andrianov }
464