1*552a848eSStefano Babic /*
2*552a848eSStefano Babic * Copyright (C) 2016 Freescale Semiconductor, Inc.
3*552a848eSStefano Babic *
4*552a848eSStefano Babic * SPDX-License-Identifier: GPL-2.0+
5*552a848eSStefano Babic */
6*552a848eSStefano Babic
7*552a848eSStefano Babic #include <common.h>
8*552a848eSStefano Babic #include <div64.h>
9*552a848eSStefano Babic #include <asm/io.h>
10*552a848eSStefano Babic #include <errno.h>
11*552a848eSStefano Babic #include <asm/arch/imx-regs.h>
12*552a848eSStefano Babic #include <asm/arch/pcc.h>
13*552a848eSStefano Babic #include <asm/arch/sys_proto.h>
14*552a848eSStefano Babic
15*552a848eSStefano Babic DECLARE_GLOBAL_DATA_PTR;
16*552a848eSStefano Babic
17*552a848eSStefano Babic #define PCC_CLKSRC_TYPES 2
18*552a848eSStefano Babic #define PCC_CLKSRC_NUM 7
19*552a848eSStefano Babic
20*552a848eSStefano Babic static enum scg_clk pcc_clksrc[PCC_CLKSRC_TYPES][PCC_CLKSRC_NUM] = {
21*552a848eSStefano Babic { SCG_NIC1_BUS_CLK,
22*552a848eSStefano Babic SCG_NIC1_CLK,
23*552a848eSStefano Babic SCG_DDR_CLK,
24*552a848eSStefano Babic SCG_APLL_PFD2_CLK,
25*552a848eSStefano Babic SCG_APLL_PFD1_CLK,
26*552a848eSStefano Babic SCG_APLL_PFD0_CLK,
27*552a848eSStefano Babic USB_PLL_OUT,
28*552a848eSStefano Babic },
29*552a848eSStefano Babic { SCG_SOSC_DIV2_CLK, /* SOSC BUS clock */
30*552a848eSStefano Babic MIPI_PLL_OUT,
31*552a848eSStefano Babic SCG_FIRC_DIV2_CLK, /* FIRC BUS clock */
32*552a848eSStefano Babic SCG_ROSC_CLK,
33*552a848eSStefano Babic SCG_NIC1_BUS_CLK,
34*552a848eSStefano Babic SCG_NIC1_CLK,
35*552a848eSStefano Babic SCG_APLL_PFD3_CLK,
36*552a848eSStefano Babic },
37*552a848eSStefano Babic };
38*552a848eSStefano Babic
39*552a848eSStefano Babic static struct pcc_entry pcc_arrays[] = {
40*552a848eSStefano Babic {PCC2_RBASE, DMA1_PCC2_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
41*552a848eSStefano Babic {PCC2_RBASE, RGPIO1_PCC2_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
42*552a848eSStefano Babic {PCC2_RBASE, FLEXBUS0_PCC2_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
43*552a848eSStefano Babic {PCC2_RBASE, SEMA42_1_PCC2_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
44*552a848eSStefano Babic {PCC2_RBASE, DMA1_CH_MUX0_PCC2_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
45*552a848eSStefano Babic {PCC2_RBASE, SNVS_PCC2_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
46*552a848eSStefano Babic {PCC2_RBASE, CAAM_PCC2_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
47*552a848eSStefano Babic {PCC2_RBASE, LPTPM4_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
48*552a848eSStefano Babic {PCC2_RBASE, LPTPM5_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
49*552a848eSStefano Babic {PCC2_RBASE, LPIT1_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
50*552a848eSStefano Babic {PCC2_RBASE, LPSPI2_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
51*552a848eSStefano Babic {PCC2_RBASE, LPSPI3_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
52*552a848eSStefano Babic {PCC2_RBASE, LPI2C4_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
53*552a848eSStefano Babic {PCC2_RBASE, LPI2C5_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
54*552a848eSStefano Babic {PCC2_RBASE, LPUART4_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
55*552a848eSStefano Babic {PCC2_RBASE, LPUART5_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
56*552a848eSStefano Babic {PCC2_RBASE, FLEXIO1_PCC2_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
57*552a848eSStefano Babic {PCC2_RBASE, USBOTG0_PCC2_SLOT, CLKSRC_PER_PLAT, PCC_HAS_DIV},
58*552a848eSStefano Babic {PCC2_RBASE, USBOTG1_PCC2_SLOT, CLKSRC_PER_PLAT, PCC_HAS_DIV},
59*552a848eSStefano Babic {PCC2_RBASE, USBPHY_PCC2_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
60*552a848eSStefano Babic {PCC2_RBASE, USB_PL301_PCC2_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
61*552a848eSStefano Babic {PCC2_RBASE, USDHC0_PCC2_SLOT, CLKSRC_PER_PLAT, PCC_HAS_DIV},
62*552a848eSStefano Babic {PCC2_RBASE, USDHC1_PCC2_SLOT, CLKSRC_PER_PLAT, PCC_HAS_DIV},
63*552a848eSStefano Babic {PCC2_RBASE, WDG1_PCC2_SLOT, CLKSRC_PER_BUS, PCC_HAS_DIV},
64*552a848eSStefano Babic {PCC2_RBASE, WDG2_PCC2_SLOT, CLKSRC_PER_BUS, PCC_HAS_DIV},
65*552a848eSStefano Babic
66*552a848eSStefano Babic {PCC3_RBASE, LPTPM6_PCC3_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
67*552a848eSStefano Babic {PCC3_RBASE, LPTPM7_PCC3_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
68*552a848eSStefano Babic {PCC3_RBASE, LPI2C6_PCC3_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
69*552a848eSStefano Babic {PCC3_RBASE, LPI2C7_PCC3_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
70*552a848eSStefano Babic {PCC3_RBASE, LPUART6_PCC3_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
71*552a848eSStefano Babic {PCC3_RBASE, LPUART7_PCC3_SLOT, CLKSRC_PER_BUS, PCC_NO_DIV},
72*552a848eSStefano Babic {PCC3_RBASE, VIU0_PCC3_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
73*552a848eSStefano Babic {PCC3_RBASE, DSI0_PCC3_SLOT, CLKSRC_PER_BUS, PCC_HAS_DIV},
74*552a848eSStefano Babic {PCC3_RBASE, LCDIF0_PCC3_SLOT, CLKSRC_PER_PLAT, PCC_HAS_DIV},
75*552a848eSStefano Babic {PCC3_RBASE, MMDC0_PCC3_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
76*552a848eSStefano Babic {PCC3_RBASE, PORTC_PCC3_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
77*552a848eSStefano Babic {PCC3_RBASE, PORTD_PCC3_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
78*552a848eSStefano Babic {PCC3_RBASE, PORTE_PCC3_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
79*552a848eSStefano Babic {PCC3_RBASE, PORTF_PCC3_SLOT, CLKSRC_NO_PCS, PCC_NO_DIV},
80*552a848eSStefano Babic {PCC3_RBASE, GPU3D_PCC3_SLOT, CLKSRC_PER_PLAT, PCC_NO_DIV},
81*552a848eSStefano Babic {PCC3_RBASE, GPU2D_PCC3_SLOT, CLKSRC_PER_PLAT, PCC_NO_DIV},
82*552a848eSStefano Babic };
83*552a848eSStefano Babic
pcc_clock_enable(enum pcc_clk clk,bool enable)84*552a848eSStefano Babic int pcc_clock_enable(enum pcc_clk clk, bool enable)
85*552a848eSStefano Babic {
86*552a848eSStefano Babic u32 reg, val;
87*552a848eSStefano Babic
88*552a848eSStefano Babic if (clk >= ARRAY_SIZE(pcc_arrays))
89*552a848eSStefano Babic return -EINVAL;
90*552a848eSStefano Babic
91*552a848eSStefano Babic reg = pcc_arrays[clk].pcc_base + pcc_arrays[clk].pcc_slot * 4;
92*552a848eSStefano Babic
93*552a848eSStefano Babic val = readl(reg);
94*552a848eSStefano Babic
95*552a848eSStefano Babic clk_debug("pcc_clock_enable: clk %d, reg 0x%x, val 0x%x, enable %d\n",
96*552a848eSStefano Babic clk, reg, val, enable);
97*552a848eSStefano Babic
98*552a848eSStefano Babic if (!(val & PCC_PR_MASK) || (val & PCC_INUSE_MASK))
99*552a848eSStefano Babic return -EPERM;
100*552a848eSStefano Babic
101*552a848eSStefano Babic if (enable)
102*552a848eSStefano Babic val |= PCC_CGC_MASK;
103*552a848eSStefano Babic else
104*552a848eSStefano Babic val &= ~PCC_CGC_MASK;
105*552a848eSStefano Babic
106*552a848eSStefano Babic writel(val, reg);
107*552a848eSStefano Babic
108*552a848eSStefano Babic clk_debug("pcc_clock_enable: val 0x%x\n", val);
109*552a848eSStefano Babic
110*552a848eSStefano Babic return 0;
111*552a848eSStefano Babic }
112*552a848eSStefano Babic
113*552a848eSStefano Babic /* The clock source select needs clock is disabled */
pcc_clock_sel(enum pcc_clk clk,enum scg_clk src)114*552a848eSStefano Babic int pcc_clock_sel(enum pcc_clk clk, enum scg_clk src)
115*552a848eSStefano Babic {
116*552a848eSStefano Babic u32 reg, val, i, clksrc_type;
117*552a848eSStefano Babic
118*552a848eSStefano Babic if (clk >= ARRAY_SIZE(pcc_arrays))
119*552a848eSStefano Babic return -EINVAL;
120*552a848eSStefano Babic
121*552a848eSStefano Babic clksrc_type = pcc_arrays[clk].clksrc;
122*552a848eSStefano Babic if (clksrc_type >= CLKSRC_NO_PCS) {
123*552a848eSStefano Babic printf("No PCS field for the PCC %d, clksrc type %d\n",
124*552a848eSStefano Babic clk, clksrc_type);
125*552a848eSStefano Babic return -EPERM;
126*552a848eSStefano Babic }
127*552a848eSStefano Babic
128*552a848eSStefano Babic for (i = 0; i < PCC_CLKSRC_NUM; i++) {
129*552a848eSStefano Babic if (pcc_clksrc[clksrc_type][i] == src) {
130*552a848eSStefano Babic /* Find the clock src, then set it to PCS */
131*552a848eSStefano Babic break;
132*552a848eSStefano Babic }
133*552a848eSStefano Babic }
134*552a848eSStefano Babic
135*552a848eSStefano Babic if (i == PCC_CLKSRC_NUM) {
136*552a848eSStefano Babic printf("Not find the parent scg_clk in PCS of PCC %d, invalid scg_clk %d\n", clk, src);
137*552a848eSStefano Babic return -EINVAL;
138*552a848eSStefano Babic }
139*552a848eSStefano Babic
140*552a848eSStefano Babic reg = pcc_arrays[clk].pcc_base + pcc_arrays[clk].pcc_slot * 4;
141*552a848eSStefano Babic
142*552a848eSStefano Babic val = readl(reg);
143*552a848eSStefano Babic
144*552a848eSStefano Babic clk_debug("pcc_clock_sel: clk %d, reg 0x%x, val 0x%x, clksrc_type %d\n",
145*552a848eSStefano Babic clk, reg, val, clksrc_type);
146*552a848eSStefano Babic
147*552a848eSStefano Babic if (!(val & PCC_PR_MASK) || (val & PCC_INUSE_MASK) ||
148*552a848eSStefano Babic (val & PCC_CGC_MASK)) {
149*552a848eSStefano Babic printf("Not permit to select clock source val = 0x%x\n", val);
150*552a848eSStefano Babic return -EPERM;
151*552a848eSStefano Babic }
152*552a848eSStefano Babic
153*552a848eSStefano Babic val &= ~PCC_PCS_MASK;
154*552a848eSStefano Babic val |= ((i + 1) << PCC_PCS_OFFSET);
155*552a848eSStefano Babic
156*552a848eSStefano Babic writel(val, reg);
157*552a848eSStefano Babic
158*552a848eSStefano Babic clk_debug("pcc_clock_sel: val 0x%x\n", val);
159*552a848eSStefano Babic
160*552a848eSStefano Babic return 0;
161*552a848eSStefano Babic }
162*552a848eSStefano Babic
pcc_clock_div_config(enum pcc_clk clk,bool frac,u8 div)163*552a848eSStefano Babic int pcc_clock_div_config(enum pcc_clk clk, bool frac, u8 div)
164*552a848eSStefano Babic {
165*552a848eSStefano Babic u32 reg, val;
166*552a848eSStefano Babic
167*552a848eSStefano Babic if (clk >= ARRAY_SIZE(pcc_arrays) || div > 8 ||
168*552a848eSStefano Babic (div == 1 && frac != 0))
169*552a848eSStefano Babic return -EINVAL;
170*552a848eSStefano Babic
171*552a848eSStefano Babic if (pcc_arrays[clk].div >= PCC_NO_DIV) {
172*552a848eSStefano Babic printf("No DIV/FRAC field for the PCC %d\n", clk);
173*552a848eSStefano Babic return -EPERM;
174*552a848eSStefano Babic }
175*552a848eSStefano Babic
176*552a848eSStefano Babic reg = pcc_arrays[clk].pcc_base + pcc_arrays[clk].pcc_slot * 4;
177*552a848eSStefano Babic
178*552a848eSStefano Babic val = readl(reg);
179*552a848eSStefano Babic
180*552a848eSStefano Babic if (!(val & PCC_PR_MASK) || (val & PCC_INUSE_MASK) ||
181*552a848eSStefano Babic (val & PCC_CGC_MASK)) {
182*552a848eSStefano Babic printf("Not permit to set div/frac val = 0x%x\n", val);
183*552a848eSStefano Babic return -EPERM;
184*552a848eSStefano Babic }
185*552a848eSStefano Babic
186*552a848eSStefano Babic if (frac)
187*552a848eSStefano Babic val |= PCC_FRAC_MASK;
188*552a848eSStefano Babic else
189*552a848eSStefano Babic val &= ~PCC_FRAC_MASK;
190*552a848eSStefano Babic
191*552a848eSStefano Babic val &= ~PCC_PCD_MASK;
192*552a848eSStefano Babic val |= (div - 1) & PCC_PCD_MASK;
193*552a848eSStefano Babic
194*552a848eSStefano Babic writel(val, reg);
195*552a848eSStefano Babic
196*552a848eSStefano Babic return 0;
197*552a848eSStefano Babic }
198*552a848eSStefano Babic
pcc_clock_is_enable(enum pcc_clk clk)199*552a848eSStefano Babic bool pcc_clock_is_enable(enum pcc_clk clk)
200*552a848eSStefano Babic {
201*552a848eSStefano Babic u32 reg, val;
202*552a848eSStefano Babic
203*552a848eSStefano Babic if (clk >= ARRAY_SIZE(pcc_arrays))
204*552a848eSStefano Babic return -EINVAL;
205*552a848eSStefano Babic
206*552a848eSStefano Babic reg = pcc_arrays[clk].pcc_base + pcc_arrays[clk].pcc_slot * 4;
207*552a848eSStefano Babic val = readl(reg);
208*552a848eSStefano Babic
209*552a848eSStefano Babic if ((val & PCC_INUSE_MASK) || (val & PCC_CGC_MASK))
210*552a848eSStefano Babic return true;
211*552a848eSStefano Babic
212*552a848eSStefano Babic return false;
213*552a848eSStefano Babic }
214*552a848eSStefano Babic
pcc_clock_get_clksrc(enum pcc_clk clk,enum scg_clk * src)215*552a848eSStefano Babic int pcc_clock_get_clksrc(enum pcc_clk clk, enum scg_clk *src)
216*552a848eSStefano Babic {
217*552a848eSStefano Babic u32 reg, val, clksrc_type;
218*552a848eSStefano Babic
219*552a848eSStefano Babic if (clk >= ARRAY_SIZE(pcc_arrays))
220*552a848eSStefano Babic return -EINVAL;
221*552a848eSStefano Babic
222*552a848eSStefano Babic clksrc_type = pcc_arrays[clk].clksrc;
223*552a848eSStefano Babic if (clksrc_type >= CLKSRC_NO_PCS) {
224*552a848eSStefano Babic printf("No PCS field for the PCC %d, clksrc type %d\n",
225*552a848eSStefano Babic clk, clksrc_type);
226*552a848eSStefano Babic return -EPERM;
227*552a848eSStefano Babic }
228*552a848eSStefano Babic
229*552a848eSStefano Babic reg = pcc_arrays[clk].pcc_base + pcc_arrays[clk].pcc_slot * 4;
230*552a848eSStefano Babic
231*552a848eSStefano Babic val = readl(reg);
232*552a848eSStefano Babic
233*552a848eSStefano Babic clk_debug("pcc_clock_get_clksrc: clk %d, reg 0x%x, val 0x%x, type %d\n",
234*552a848eSStefano Babic clk, reg, val, clksrc_type);
235*552a848eSStefano Babic
236*552a848eSStefano Babic if (!(val & PCC_PR_MASK)) {
237*552a848eSStefano Babic printf("This pcc slot is not present = 0x%x\n", val);
238*552a848eSStefano Babic return -EPERM;
239*552a848eSStefano Babic }
240*552a848eSStefano Babic
241*552a848eSStefano Babic val &= PCC_PCS_MASK;
242*552a848eSStefano Babic val = (val >> PCC_PCS_OFFSET);
243*552a848eSStefano Babic
244*552a848eSStefano Babic if (!val) {
245*552a848eSStefano Babic printf("Clock source is off\n");
246*552a848eSStefano Babic return -EIO;
247*552a848eSStefano Babic }
248*552a848eSStefano Babic
249*552a848eSStefano Babic *src = pcc_clksrc[clksrc_type][val - 1];
250*552a848eSStefano Babic
251*552a848eSStefano Babic clk_debug("pcc_clock_get_clksrc: parent scg clk %d\n", *src);
252*552a848eSStefano Babic
253*552a848eSStefano Babic return 0;
254*552a848eSStefano Babic }
255*552a848eSStefano Babic
pcc_clock_get_rate(enum pcc_clk clk)256*552a848eSStefano Babic u32 pcc_clock_get_rate(enum pcc_clk clk)
257*552a848eSStefano Babic {
258*552a848eSStefano Babic u32 reg, val, rate, frac, div;
259*552a848eSStefano Babic enum scg_clk parent;
260*552a848eSStefano Babic int ret;
261*552a848eSStefano Babic
262*552a848eSStefano Babic ret = pcc_clock_get_clksrc(clk, &parent);
263*552a848eSStefano Babic if (ret)
264*552a848eSStefano Babic return 0;
265*552a848eSStefano Babic
266*552a848eSStefano Babic rate = scg_clk_get_rate(parent);
267*552a848eSStefano Babic
268*552a848eSStefano Babic clk_debug("pcc_clock_get_rate: parent rate %u\n", rate);
269*552a848eSStefano Babic
270*552a848eSStefano Babic if (pcc_arrays[clk].div == PCC_HAS_DIV) {
271*552a848eSStefano Babic reg = pcc_arrays[clk].pcc_base + pcc_arrays[clk].pcc_slot * 4;
272*552a848eSStefano Babic val = readl(reg);
273*552a848eSStefano Babic
274*552a848eSStefano Babic frac = (val & PCC_FRAC_MASK) >> PCC_FRAC_OFFSET;
275*552a848eSStefano Babic div = (val & PCC_PCD_MASK) >> PCC_PCD_OFFSET;
276*552a848eSStefano Babic
277*552a848eSStefano Babic /*
278*552a848eSStefano Babic * Theoretically don't have overflow in the calc,
279*552a848eSStefano Babic * the rate won't exceed 2G
280*552a848eSStefano Babic */
281*552a848eSStefano Babic rate = rate * (frac + 1) / (div + 1);
282*552a848eSStefano Babic }
283*552a848eSStefano Babic
284*552a848eSStefano Babic clk_debug("pcc_clock_get_rate: rate %u\n", rate);
285*552a848eSStefano Babic return rate;
286*552a848eSStefano Babic }
287