1552a848eSStefano Babic /*
2552a848eSStefano Babic * Copyright (C) 2015-2016 Freescale Semiconductor, Inc.
3552a848eSStefano Babic * Copyright (C) 2016 Grinn
4552a848eSStefano Babic *
5552a848eSStefano Babic * SPDX-License-Identifier: GPL-2.0+
6552a848eSStefano Babic */
7552a848eSStefano Babic
8552a848eSStefano Babic #include <asm/arch/clock.h>
9552a848eSStefano Babic #include <asm/arch/iomux.h>
10552a848eSStefano Babic #include <asm/arch/imx-regs.h>
11552a848eSStefano Babic #include <asm/arch/crm_regs.h>
12552a848eSStefano Babic #include <asm/arch/mx6ul_pins.h>
13552a848eSStefano Babic #include <asm/arch/mx6-pins.h>
14552a848eSStefano Babic #include <asm/arch/sys_proto.h>
15552a848eSStefano Babic #include <asm/gpio.h>
16552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
17552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
18552a848eSStefano Babic #include <asm/io.h>
19552a848eSStefano Babic #include <common.h>
20552a848eSStefano Babic #include <fsl_esdhc.h>
21552a848eSStefano Babic #include <linux/sizes.h>
22552a848eSStefano Babic #include <mmc.h>
23552a848eSStefano Babic
24552a848eSStefano Babic DECLARE_GLOBAL_DATA_PTR;
25552a848eSStefano Babic
26552a848eSStefano Babic #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
27552a848eSStefano Babic PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
28552a848eSStefano Babic PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
29552a848eSStefano Babic
dram_init(void)30552a848eSStefano Babic int dram_init(void)
31552a848eSStefano Babic {
32552a848eSStefano Babic gd->ram_size = imx_ddr_size();
33552a848eSStefano Babic
34552a848eSStefano Babic return 0;
35552a848eSStefano Babic }
36552a848eSStefano Babic
37552a848eSStefano Babic static iomux_v3_cfg_t const emmc_pads[] = {
38552a848eSStefano Babic MX6_PAD_NAND_RE_B__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
39552a848eSStefano Babic MX6_PAD_NAND_WE_B__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
40552a848eSStefano Babic MX6_PAD_NAND_DATA00__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
41552a848eSStefano Babic MX6_PAD_NAND_DATA01__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
42552a848eSStefano Babic MX6_PAD_NAND_DATA02__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
43552a848eSStefano Babic MX6_PAD_NAND_DATA03__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
44552a848eSStefano Babic MX6_PAD_NAND_DATA04__USDHC2_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
45552a848eSStefano Babic MX6_PAD_NAND_DATA05__USDHC2_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
46552a848eSStefano Babic MX6_PAD_NAND_DATA06__USDHC2_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
47552a848eSStefano Babic MX6_PAD_NAND_DATA07__USDHC2_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
48552a848eSStefano Babic
49552a848eSStefano Babic /* RST_B */
50552a848eSStefano Babic MX6_PAD_NAND_ALE__GPIO4_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
51552a848eSStefano Babic };
52552a848eSStefano Babic
53552a848eSStefano Babic #ifdef CONFIG_FSL_ESDHC
54552a848eSStefano Babic static struct fsl_esdhc_cfg emmc_cfg = {USDHC2_BASE_ADDR, 0, 8};
55552a848eSStefano Babic
56552a848eSStefano Babic #define EMMC_PWR_GPIO IMX_GPIO_NR(4, 10)
57552a848eSStefano Babic
litesom_mmc_init(bd_t * bis)58552a848eSStefano Babic int litesom_mmc_init(bd_t *bis)
59552a848eSStefano Babic {
60552a848eSStefano Babic int ret;
61552a848eSStefano Babic
62552a848eSStefano Babic /* eMMC */
63552a848eSStefano Babic imx_iomux_v3_setup_multiple_pads(emmc_pads, ARRAY_SIZE(emmc_pads));
64552a848eSStefano Babic gpio_direction_output(EMMC_PWR_GPIO, 0);
65552a848eSStefano Babic udelay(500);
66552a848eSStefano Babic gpio_direction_output(EMMC_PWR_GPIO, 1);
67552a848eSStefano Babic emmc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
68552a848eSStefano Babic
69552a848eSStefano Babic ret = fsl_esdhc_initialize(bis, &emmc_cfg);
70552a848eSStefano Babic if (ret) {
71552a848eSStefano Babic printf("Warning: failed to initialize mmc dev 1 (eMMC)\n");
72552a848eSStefano Babic return ret;
73552a848eSStefano Babic }
74552a848eSStefano Babic
75552a848eSStefano Babic return 0;
76552a848eSStefano Babic }
77552a848eSStefano Babic #endif
78552a848eSStefano Babic
79552a848eSStefano Babic #ifdef CONFIG_SPL_BUILD
80*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
81552a848eSStefano Babic #include <spl.h>
82552a848eSStefano Babic #include <asm/arch/mx6-ddr.h>
83552a848eSStefano Babic
84552a848eSStefano Babic
85552a848eSStefano Babic static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
86552a848eSStefano Babic .grp_addds = 0x00000030,
87552a848eSStefano Babic .grp_ddrmode_ctl = 0x00020000,
88552a848eSStefano Babic .grp_b0ds = 0x00000030,
89552a848eSStefano Babic .grp_ctlds = 0x00000030,
90552a848eSStefano Babic .grp_b1ds = 0x00000030,
91552a848eSStefano Babic .grp_ddrpke = 0x00000000,
92552a848eSStefano Babic .grp_ddrmode = 0x00020000,
93552a848eSStefano Babic .grp_ddr_type = 0x000c0000,
94552a848eSStefano Babic };
95552a848eSStefano Babic
96552a848eSStefano Babic static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
97552a848eSStefano Babic .dram_dqm0 = 0x00000030,
98552a848eSStefano Babic .dram_dqm1 = 0x00000030,
99552a848eSStefano Babic .dram_ras = 0x00000030,
100552a848eSStefano Babic .dram_cas = 0x00000030,
101552a848eSStefano Babic .dram_odt0 = 0x00000030,
102552a848eSStefano Babic .dram_odt1 = 0x00000030,
103552a848eSStefano Babic .dram_sdba2 = 0x00000000,
104552a848eSStefano Babic .dram_sdclk_0 = 0x00000030,
105552a848eSStefano Babic .dram_sdqs0 = 0x00000030,
106552a848eSStefano Babic .dram_sdqs1 = 0x00000030,
107552a848eSStefano Babic .dram_reset = 0x00000030,
108552a848eSStefano Babic };
109552a848eSStefano Babic
110552a848eSStefano Babic static struct mx6_mmdc_calibration mx6_mmcd_calib = {
111552a848eSStefano Babic .p0_mpwldectrl0 = 0x00000000,
112552a848eSStefano Babic .p0_mpdgctrl0 = 0x41570155,
113552a848eSStefano Babic .p0_mprddlctl = 0x4040474A,
114552a848eSStefano Babic .p0_mpwrdlctl = 0x40405550,
115552a848eSStefano Babic };
116552a848eSStefano Babic
117552a848eSStefano Babic struct mx6_ddr_sysinfo ddr_sysinfo = {
118552a848eSStefano Babic .dsize = 0,
119552a848eSStefano Babic .cs_density = 20,
120552a848eSStefano Babic .ncs = 1,
121552a848eSStefano Babic .cs1_mirror = 0,
122552a848eSStefano Babic .rtt_wr = 2,
123552a848eSStefano Babic .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
124552a848eSStefano Babic .walat = 0, /* Write additional latency */
125552a848eSStefano Babic .ralat = 5, /* Read additional latency */
126552a848eSStefano Babic .mif3_mode = 3, /* Command prediction working mode */
127552a848eSStefano Babic .bi_on = 1, /* Bank interleaving enabled */
128552a848eSStefano Babic .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
129552a848eSStefano Babic .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
130552a848eSStefano Babic .ddr_type = DDR_TYPE_DDR3,
131552a848eSStefano Babic .refsel = 0, /* Refresh cycles at 64KHz */
132552a848eSStefano Babic .refr = 1, /* 2 refresh commands per refresh cycle */
133552a848eSStefano Babic };
134552a848eSStefano Babic
135552a848eSStefano Babic static struct mx6_ddr3_cfg mem_ddr = {
136552a848eSStefano Babic .mem_speed = 800,
137552a848eSStefano Babic .density = 4,
138552a848eSStefano Babic .width = 16,
139552a848eSStefano Babic .banks = 8,
140552a848eSStefano Babic .rowaddr = 15,
141552a848eSStefano Babic .coladdr = 10,
142552a848eSStefano Babic .pagesz = 2,
143552a848eSStefano Babic .trcd = 1375,
144552a848eSStefano Babic .trcmin = 4875,
145552a848eSStefano Babic .trasmin = 3500,
146552a848eSStefano Babic };
147552a848eSStefano Babic
ccgr_init(void)148552a848eSStefano Babic static void ccgr_init(void)
149552a848eSStefano Babic {
150552a848eSStefano Babic struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
151552a848eSStefano Babic
152552a848eSStefano Babic writel(0xFFFFFFFF, &ccm->CCGR0);
153552a848eSStefano Babic writel(0xFFFFFFFF, &ccm->CCGR1);
154552a848eSStefano Babic writel(0xFFFFFFFF, &ccm->CCGR2);
155552a848eSStefano Babic writel(0xFFFFFFFF, &ccm->CCGR3);
156552a848eSStefano Babic writel(0xFFFFFFFF, &ccm->CCGR4);
157552a848eSStefano Babic writel(0xFFFFFFFF, &ccm->CCGR5);
158552a848eSStefano Babic writel(0xFFFFFFFF, &ccm->CCGR6);
159552a848eSStefano Babic writel(0xFFFFFFFF, &ccm->CCGR7);
160552a848eSStefano Babic }
161552a848eSStefano Babic
spl_dram_init(void)162552a848eSStefano Babic static void spl_dram_init(void)
163552a848eSStefano Babic {
164552a848eSStefano Babic unsigned long ram_size;
165552a848eSStefano Babic
166552a848eSStefano Babic mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
167552a848eSStefano Babic mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
168552a848eSStefano Babic
169552a848eSStefano Babic /*
170552a848eSStefano Babic * Get actual RAM size, so we can adjust DDR row size for <512M
171552a848eSStefano Babic * memories
172552a848eSStefano Babic */
173552a848eSStefano Babic ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE, SZ_512M);
174552a848eSStefano Babic if (ram_size < SZ_512M) {
175552a848eSStefano Babic mem_ddr.rowaddr = 14;
176552a848eSStefano Babic mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
177552a848eSStefano Babic }
178552a848eSStefano Babic }
179552a848eSStefano Babic
litesom_init_f(void)180552a848eSStefano Babic void litesom_init_f(void)
181552a848eSStefano Babic {
182552a848eSStefano Babic ccgr_init();
183552a848eSStefano Babic
184552a848eSStefano Babic /* setup AIPS and disable watchdog */
185552a848eSStefano Babic arch_cpu_init();
186552a848eSStefano Babic
187552a848eSStefano Babic #ifdef CONFIG_BOARD_EARLY_INIT_F
188552a848eSStefano Babic board_early_init_f();
189552a848eSStefano Babic #endif
190552a848eSStefano Babic
191552a848eSStefano Babic /* setup GP timer */
192552a848eSStefano Babic timer_init();
193552a848eSStefano Babic
194552a848eSStefano Babic /* UART clocks enabled and gd valid - init serial console */
195552a848eSStefano Babic preloader_console_init();
196552a848eSStefano Babic
197552a848eSStefano Babic /* DDR initialization */
198552a848eSStefano Babic spl_dram_init();
199552a848eSStefano Babic }
200552a848eSStefano Babic #endif
201