xref: /rk3399_rockchip-uboot/arch/arm/mach-imx/mx6/ddr.c (revision b491b49882fc71838b46c47a860daf2978c80be4)
1552a848eSStefano Babic /*
2552a848eSStefano Babic  * Copyright (C) 2014 Gateworks Corporation
3552a848eSStefano Babic  * Author: Tim Harvey <tharvey@gateworks.com>
4552a848eSStefano Babic  *
5552a848eSStefano Babic  * SPDX-License-Identifier:     GPL-2.0+
6552a848eSStefano Babic  */
7552a848eSStefano Babic 
8552a848eSStefano Babic #include <common.h>
9552a848eSStefano Babic #include <linux/types.h>
10552a848eSStefano Babic #include <asm/arch/clock.h>
11552a848eSStefano Babic #include <asm/arch/mx6-ddr.h>
12552a848eSStefano Babic #include <asm/arch/sys_proto.h>
13552a848eSStefano Babic #include <asm/io.h>
14552a848eSStefano Babic #include <asm/types.h>
15552a848eSStefano Babic #include <wait_bit.h>
16552a848eSStefano Babic 
17552a848eSStefano Babic #if defined(CONFIG_MX6_DDRCAL)
reset_read_data_fifos(void)18552a848eSStefano Babic static void reset_read_data_fifos(void)
19552a848eSStefano Babic {
20552a848eSStefano Babic 	struct mmdc_p_regs *mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
21552a848eSStefano Babic 
22552a848eSStefano Babic 	/* Reset data FIFOs twice. */
23552a848eSStefano Babic 	setbits_le32(&mmdc0->mpdgctrl0, 1 << 31);
24*b491b498SJon Lin 	wait_for_bit_le32(&mmdc0->mpdgctrl0, 1 << 31, 0, 100, 0);
25552a848eSStefano Babic 
26552a848eSStefano Babic 	setbits_le32(&mmdc0->mpdgctrl0, 1 << 31);
27*b491b498SJon Lin 	wait_for_bit_le32(&mmdc0->mpdgctrl0, 1 << 31, 0, 100, 0);
28552a848eSStefano Babic }
29552a848eSStefano Babic 
precharge_all(const bool cs0_enable,const bool cs1_enable)30552a848eSStefano Babic static void precharge_all(const bool cs0_enable, const bool cs1_enable)
31552a848eSStefano Babic {
32552a848eSStefano Babic 	struct mmdc_p_regs *mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
33552a848eSStefano Babic 
34552a848eSStefano Babic 	/*
35552a848eSStefano Babic 	 * Issue the Precharge-All command to the DDR device for both
36552a848eSStefano Babic 	 * chip selects. Note, CON_REQ bit should also remain set. If
37552a848eSStefano Babic 	 * only using one chip select, then precharge only the desired
38552a848eSStefano Babic 	 * chip select.
39552a848eSStefano Babic 	 */
40552a848eSStefano Babic 	if (cs0_enable) { /* CS0 */
41552a848eSStefano Babic 		writel(0x04008050, &mmdc0->mdscr);
42*b491b498SJon Lin 		wait_for_bit_le32(&mmdc0->mdscr, 1 << 14, 1, 100, 0);
43552a848eSStefano Babic 	}
44552a848eSStefano Babic 
45552a848eSStefano Babic 	if (cs1_enable) { /* CS1 */
46552a848eSStefano Babic 		writel(0x04008058, &mmdc0->mdscr);
47*b491b498SJon Lin 		wait_for_bit_le32(&mmdc0->mdscr, 1 << 14, 1, 100, 0);
48552a848eSStefano Babic 	}
49552a848eSStefano Babic }
50552a848eSStefano Babic 
force_delay_measurement(int bus_size)51552a848eSStefano Babic static void force_delay_measurement(int bus_size)
52552a848eSStefano Babic {
53552a848eSStefano Babic 	struct mmdc_p_regs *mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
54552a848eSStefano Babic 	struct mmdc_p_regs *mmdc1 = (struct mmdc_p_regs *)MMDC_P1_BASE_ADDR;
55552a848eSStefano Babic 
56552a848eSStefano Babic 	writel(0x800, &mmdc0->mpmur0);
57552a848eSStefano Babic 	if (bus_size == 0x2)
58552a848eSStefano Babic 		writel(0x800, &mmdc1->mpmur0);
59552a848eSStefano Babic }
60552a848eSStefano Babic 
modify_dg_result(u32 * reg_st0,u32 * reg_st1,u32 * reg_ctrl)61552a848eSStefano Babic static void modify_dg_result(u32 *reg_st0, u32 *reg_st1, u32 *reg_ctrl)
62552a848eSStefano Babic {
63552a848eSStefano Babic 	u32 dg_tmp_val, dg_dl_abs_offset, dg_hc_del, val_ctrl;
64552a848eSStefano Babic 
65552a848eSStefano Babic 	/*
66552a848eSStefano Babic 	 * DQS gating absolute offset should be modified from reflecting
67552a848eSStefano Babic 	 * (HW_DG_LOWx + HW_DG_UPx)/2 to reflecting (HW_DG_UPx - 0x80)
68552a848eSStefano Babic 	 */
69552a848eSStefano Babic 
70552a848eSStefano Babic 	val_ctrl = readl(reg_ctrl);
71552a848eSStefano Babic 	val_ctrl &= 0xf0000000;
72552a848eSStefano Babic 
73552a848eSStefano Babic 	dg_tmp_val = ((readl(reg_st0) & 0x07ff0000) >> 16) - 0xc0;
74552a848eSStefano Babic 	dg_dl_abs_offset = dg_tmp_val & 0x7f;
75552a848eSStefano Babic 	dg_hc_del = (dg_tmp_val & 0x780) << 1;
76552a848eSStefano Babic 
77552a848eSStefano Babic 	val_ctrl |= dg_dl_abs_offset + dg_hc_del;
78552a848eSStefano Babic 
79552a848eSStefano Babic 	dg_tmp_val = ((readl(reg_st1) & 0x07ff0000) >> 16) - 0xc0;
80552a848eSStefano Babic 	dg_dl_abs_offset = dg_tmp_val & 0x7f;
81552a848eSStefano Babic 	dg_hc_del = (dg_tmp_val & 0x780) << 1;
82552a848eSStefano Babic 
83552a848eSStefano Babic 	val_ctrl |= (dg_dl_abs_offset + dg_hc_del) << 16;
84552a848eSStefano Babic 
85552a848eSStefano Babic 	writel(val_ctrl, reg_ctrl);
86552a848eSStefano Babic }
87552a848eSStefano Babic 
mmdc_do_write_level_calibration(struct mx6_ddr_sysinfo const * sysinfo)88552a848eSStefano Babic int mmdc_do_write_level_calibration(struct mx6_ddr_sysinfo const *sysinfo)
89552a848eSStefano Babic {
90552a848eSStefano Babic 	struct mmdc_p_regs *mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
91552a848eSStefano Babic 	struct mmdc_p_regs *mmdc1 = (struct mmdc_p_regs *)MMDC_P1_BASE_ADDR;
92552a848eSStefano Babic 	u32 esdmisc_val, zq_val;
93552a848eSStefano Babic 	u32 errors = 0;
94552a848eSStefano Babic 	u32 ldectrl[4] = {0};
95552a848eSStefano Babic 	u32 ddr_mr1 = 0x4;
96552a848eSStefano Babic 	u32 rwalat_max;
97552a848eSStefano Babic 
98552a848eSStefano Babic 	/*
99552a848eSStefano Babic 	 * Stash old values in case calibration fails,
100552a848eSStefano Babic 	 * we need to restore them
101552a848eSStefano Babic 	 */
102552a848eSStefano Babic 	ldectrl[0] = readl(&mmdc0->mpwldectrl0);
103552a848eSStefano Babic 	ldectrl[1] = readl(&mmdc0->mpwldectrl1);
104552a848eSStefano Babic 	if (sysinfo->dsize == 2) {
105552a848eSStefano Babic 		ldectrl[2] = readl(&mmdc1->mpwldectrl0);
106552a848eSStefano Babic 		ldectrl[3] = readl(&mmdc1->mpwldectrl1);
107552a848eSStefano Babic 	}
108552a848eSStefano Babic 
109552a848eSStefano Babic 	/* disable DDR logic power down timer */
110552a848eSStefano Babic 	clrbits_le32(&mmdc0->mdpdc, 0xff00);
111552a848eSStefano Babic 
112552a848eSStefano Babic 	/* disable Adopt power down timer */
113552a848eSStefano Babic 	setbits_le32(&mmdc0->mapsr, 0x1);
114552a848eSStefano Babic 
115552a848eSStefano Babic 	debug("Starting write leveling calibration.\n");
116552a848eSStefano Babic 
117552a848eSStefano Babic 	/*
118552a848eSStefano Babic 	 * 2. disable auto refresh and ZQ calibration
119552a848eSStefano Babic 	 * before proceeding with Write Leveling calibration
120552a848eSStefano Babic 	 */
121552a848eSStefano Babic 	esdmisc_val = readl(&mmdc0->mdref);
122552a848eSStefano Babic 	writel(0x0000C000, &mmdc0->mdref);
123552a848eSStefano Babic 	zq_val = readl(&mmdc0->mpzqhwctrl);
124552a848eSStefano Babic 	writel(zq_val & ~0x3, &mmdc0->mpzqhwctrl);
125552a848eSStefano Babic 
126552a848eSStefano Babic 	/* 3. increase walat and ralat to maximum */
127552a848eSStefano Babic 	rwalat_max = (1 << 6) | (1 << 7) | (1 << 8) | (1 << 16) | (1 << 17);
128552a848eSStefano Babic 	setbits_le32(&mmdc0->mdmisc, rwalat_max);
129552a848eSStefano Babic 	if (sysinfo->dsize == 2)
130552a848eSStefano Babic 		setbits_le32(&mmdc1->mdmisc, rwalat_max);
131552a848eSStefano Babic 	/*
132552a848eSStefano Babic 	 * 4 & 5. Configure the external DDR device to enter write-leveling
133552a848eSStefano Babic 	 * mode through Load Mode Register command.
134552a848eSStefano Babic 	 * Register setting:
135552a848eSStefano Babic 	 * Bits[31:16] MR1 value (0x0080 write leveling enable)
136552a848eSStefano Babic 	 * Bit[9] set WL_EN to enable MMDC DQS output
137552a848eSStefano Babic 	 * Bits[6:4] set CMD bits for Load Mode Register programming
138552a848eSStefano Babic 	 * Bits[2:0] set CMD_BA to 0x1 for DDR MR1 programming
139552a848eSStefano Babic 	 */
140552a848eSStefano Babic 	writel(0x00808231, &mmdc0->mdscr);
141552a848eSStefano Babic 
142552a848eSStefano Babic 	/* 6. Activate automatic calibration by setting MPWLGCR[HW_WL_EN] */
143552a848eSStefano Babic 	writel(0x00000001, &mmdc0->mpwlgcr);
144552a848eSStefano Babic 
145552a848eSStefano Babic 	/*
146552a848eSStefano Babic 	 * 7. Upon completion of this process the MMDC de-asserts
147552a848eSStefano Babic 	 * the MPWLGCR[HW_WL_EN]
148552a848eSStefano Babic 	 */
149*b491b498SJon Lin 	wait_for_bit_le32(&mmdc0->mpwlgcr, 1 << 0, 0, 100, 0);
150552a848eSStefano Babic 
151552a848eSStefano Babic 	/*
152552a848eSStefano Babic 	 * 8. check for any errors: check both PHYs for x64 configuration,
153552a848eSStefano Babic 	 * if x32, check only PHY0
154552a848eSStefano Babic 	 */
155552a848eSStefano Babic 	if (readl(&mmdc0->mpwlgcr) & 0x00000F00)
156552a848eSStefano Babic 		errors |= 1;
157552a848eSStefano Babic 	if (sysinfo->dsize == 2)
158552a848eSStefano Babic 		if (readl(&mmdc1->mpwlgcr) & 0x00000F00)
159552a848eSStefano Babic 			errors |= 2;
160552a848eSStefano Babic 
161552a848eSStefano Babic 	debug("Ending write leveling calibration. Error mask: 0x%x\n", errors);
162552a848eSStefano Babic 
163552a848eSStefano Babic 	/* check to see if cal failed */
164552a848eSStefano Babic 	if ((readl(&mmdc0->mpwldectrl0) == 0x001F001F) &&
165552a848eSStefano Babic 	    (readl(&mmdc0->mpwldectrl1) == 0x001F001F) &&
166552a848eSStefano Babic 	    ((sysinfo->dsize < 2) ||
167552a848eSStefano Babic 	     ((readl(&mmdc1->mpwldectrl0) == 0x001F001F) &&
168552a848eSStefano Babic 	      (readl(&mmdc1->mpwldectrl1) == 0x001F001F)))) {
169552a848eSStefano Babic 		debug("Cal seems to have soft-failed due to memory not supporting write leveling on all channels. Restoring original write leveling values.\n");
170552a848eSStefano Babic 		writel(ldectrl[0], &mmdc0->mpwldectrl0);
171552a848eSStefano Babic 		writel(ldectrl[1], &mmdc0->mpwldectrl1);
172552a848eSStefano Babic 		if (sysinfo->dsize == 2) {
173552a848eSStefano Babic 			writel(ldectrl[2], &mmdc1->mpwldectrl0);
174552a848eSStefano Babic 			writel(ldectrl[3], &mmdc1->mpwldectrl1);
175552a848eSStefano Babic 		}
176552a848eSStefano Babic 		errors |= 4;
177552a848eSStefano Babic 	}
178552a848eSStefano Babic 
179552a848eSStefano Babic 	/*
180552a848eSStefano Babic 	 * User should issue MRS command to exit write leveling mode
181552a848eSStefano Babic 	 * through Load Mode Register command
182552a848eSStefano Babic 	 * Register setting:
183552a848eSStefano Babic 	 * Bits[31:16] MR1 value "ddr_mr1" value from initialization
184552a848eSStefano Babic 	 * Bit[9] clear WL_EN to disable MMDC DQS output
185552a848eSStefano Babic 	 * Bits[6:4] set CMD bits for Load Mode Register programming
186552a848eSStefano Babic 	 * Bits[2:0] set CMD_BA to 0x1 for DDR MR1 programming
187552a848eSStefano Babic 	 */
188552a848eSStefano Babic 	writel((ddr_mr1 << 16) + 0x8031, &mmdc0->mdscr);
189552a848eSStefano Babic 
190552a848eSStefano Babic 	/* re-enable auto refresh and zq cal */
191552a848eSStefano Babic 	writel(esdmisc_val, &mmdc0->mdref);
192552a848eSStefano Babic 	writel(zq_val, &mmdc0->mpzqhwctrl);
193552a848eSStefano Babic 
194552a848eSStefano Babic 	debug("\tMMDC_MPWLDECTRL0 after write level cal: 0x%08X\n",
195552a848eSStefano Babic 	      readl(&mmdc0->mpwldectrl0));
196552a848eSStefano Babic 	debug("\tMMDC_MPWLDECTRL1 after write level cal: 0x%08X\n",
197552a848eSStefano Babic 	      readl(&mmdc0->mpwldectrl1));
198552a848eSStefano Babic 	if (sysinfo->dsize == 2) {
199552a848eSStefano Babic 		debug("\tMMDC_MPWLDECTRL0 after write level cal: 0x%08X\n",
200552a848eSStefano Babic 		      readl(&mmdc1->mpwldectrl0));
201552a848eSStefano Babic 		debug("\tMMDC_MPWLDECTRL1 after write level cal: 0x%08X\n",
202552a848eSStefano Babic 		      readl(&mmdc1->mpwldectrl1));
203552a848eSStefano Babic 	}
204552a848eSStefano Babic 
205552a848eSStefano Babic 	/* We must force a readback of these values, to get them to stick */
206552a848eSStefano Babic 	readl(&mmdc0->mpwldectrl0);
207552a848eSStefano Babic 	readl(&mmdc0->mpwldectrl1);
208552a848eSStefano Babic 	if (sysinfo->dsize == 2) {
209552a848eSStefano Babic 		readl(&mmdc1->mpwldectrl0);
210552a848eSStefano Babic 		readl(&mmdc1->mpwldectrl1);
211552a848eSStefano Babic 	}
212552a848eSStefano Babic 
213552a848eSStefano Babic 	/* enable DDR logic power down timer: */
214552a848eSStefano Babic 	setbits_le32(&mmdc0->mdpdc, 0x00005500);
215552a848eSStefano Babic 
216552a848eSStefano Babic 	/* Enable Adopt power down timer: */
217552a848eSStefano Babic 	clrbits_le32(&mmdc0->mapsr, 0x1);
218552a848eSStefano Babic 
219552a848eSStefano Babic 	/* Clear CON_REQ */
220552a848eSStefano Babic 	writel(0, &mmdc0->mdscr);
221552a848eSStefano Babic 
222552a848eSStefano Babic 	return errors;
223552a848eSStefano Babic }
224552a848eSStefano Babic 
mmdc_do_dqs_calibration(struct mx6_ddr_sysinfo const * sysinfo)225552a848eSStefano Babic int mmdc_do_dqs_calibration(struct mx6_ddr_sysinfo const *sysinfo)
226552a848eSStefano Babic {
227552a848eSStefano Babic 	struct mmdc_p_regs *mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
228552a848eSStefano Babic 	struct mmdc_p_regs *mmdc1 = (struct mmdc_p_regs *)MMDC_P1_BASE_ADDR;
229552a848eSStefano Babic 	struct mx6dq_iomux_ddr_regs *mx6_ddr_iomux =
230552a848eSStefano Babic 		(struct mx6dq_iomux_ddr_regs *)MX6DQ_IOM_DDR_BASE;
231552a848eSStefano Babic 	bool cs0_enable;
232552a848eSStefano Babic 	bool cs1_enable;
233552a848eSStefano Babic 	bool cs0_enable_initial;
234552a848eSStefano Babic 	bool cs1_enable_initial;
235552a848eSStefano Babic 	u32 esdmisc_val;
236552a848eSStefano Babic 	u32 temp_ref;
237552a848eSStefano Babic 	u32 pddword = 0x00ffff00; /* best so far, place into MPPDCMPR1 */
238552a848eSStefano Babic 	u32 errors = 0;
239552a848eSStefano Babic 	u32 initdelay = 0x40404040;
240552a848eSStefano Babic 
241552a848eSStefano Babic 	/* check to see which chip selects are enabled */
242552a848eSStefano Babic 	cs0_enable_initial = readl(&mmdc0->mdctl) & 0x80000000;
243552a848eSStefano Babic 	cs1_enable_initial = readl(&mmdc0->mdctl) & 0x40000000;
244552a848eSStefano Babic 
245552a848eSStefano Babic 	/* disable DDR logic power down timer: */
246552a848eSStefano Babic 	clrbits_le32(&mmdc0->mdpdc, 0xff00);
247552a848eSStefano Babic 
248552a848eSStefano Babic 	/* disable Adopt power down timer: */
249552a848eSStefano Babic 	setbits_le32(&mmdc0->mapsr, 0x1);
250552a848eSStefano Babic 
251552a848eSStefano Babic 	/* set DQS pull ups */
252552a848eSStefano Babic 	setbits_le32(&mx6_ddr_iomux->dram_sdqs0, 0x7000);
253552a848eSStefano Babic 	setbits_le32(&mx6_ddr_iomux->dram_sdqs1, 0x7000);
254552a848eSStefano Babic 	setbits_le32(&mx6_ddr_iomux->dram_sdqs2, 0x7000);
255552a848eSStefano Babic 	setbits_le32(&mx6_ddr_iomux->dram_sdqs3, 0x7000);
256552a848eSStefano Babic 	setbits_le32(&mx6_ddr_iomux->dram_sdqs4, 0x7000);
257552a848eSStefano Babic 	setbits_le32(&mx6_ddr_iomux->dram_sdqs5, 0x7000);
258552a848eSStefano Babic 	setbits_le32(&mx6_ddr_iomux->dram_sdqs6, 0x7000);
259552a848eSStefano Babic 	setbits_le32(&mx6_ddr_iomux->dram_sdqs7, 0x7000);
260552a848eSStefano Babic 
261552a848eSStefano Babic 	/* Save old RALAT and WALAT values */
262552a848eSStefano Babic 	esdmisc_val = readl(&mmdc0->mdmisc);
263552a848eSStefano Babic 
264552a848eSStefano Babic 	setbits_le32(&mmdc0->mdmisc,
265552a848eSStefano Babic 		     (1 << 6) | (1 << 7) | (1 << 8) | (1 << 16) | (1 << 17));
266552a848eSStefano Babic 
267552a848eSStefano Babic 	/* Disable auto refresh before proceeding with calibration */
268552a848eSStefano Babic 	temp_ref = readl(&mmdc0->mdref);
269552a848eSStefano Babic 	writel(0x0000c000, &mmdc0->mdref);
270552a848eSStefano Babic 
271552a848eSStefano Babic 	/*
272552a848eSStefano Babic 	 * Per the ref manual, issue one refresh cycle MDSCR[CMD]= 0x2,
273552a848eSStefano Babic 	 * this also sets the CON_REQ bit.
274552a848eSStefano Babic 	 */
275552a848eSStefano Babic 	if (cs0_enable_initial)
276552a848eSStefano Babic 		writel(0x00008020, &mmdc0->mdscr);
277552a848eSStefano Babic 	if (cs1_enable_initial)
278552a848eSStefano Babic 		writel(0x00008028, &mmdc0->mdscr);
279552a848eSStefano Babic 
280552a848eSStefano Babic 	/* poll to make sure the con_ack bit was asserted */
281*b491b498SJon Lin 	wait_for_bit_le32(&mmdc0->mdscr, 1 << 14, 1, 100, 0);
282552a848eSStefano Babic 
283552a848eSStefano Babic 	/*
284552a848eSStefano Babic 	 * Check MDMISC register CALIB_PER_CS to see which CS calibration
285552a848eSStefano Babic 	 * is targeted to (under normal cases, it should be cleared
286552a848eSStefano Babic 	 * as this is the default value, indicating calibration is directed
287552a848eSStefano Babic 	 * to CS0).
288552a848eSStefano Babic 	 * Disable the other chip select not being target for calibration
289552a848eSStefano Babic 	 * to avoid any potential issues.  This will get re-enabled at end
290552a848eSStefano Babic 	 * of calibration.
291552a848eSStefano Babic 	 */
292552a848eSStefano Babic 	if ((readl(&mmdc0->mdmisc) & 0x00100000) == 0)
293552a848eSStefano Babic 		clrbits_le32(&mmdc0->mdctl, 1 << 30);	/* clear SDE_1 */
294552a848eSStefano Babic 	else
295552a848eSStefano Babic 		clrbits_le32(&mmdc0->mdctl, 1 << 31);	/* clear SDE_0 */
296552a848eSStefano Babic 
297552a848eSStefano Babic 	/*
298552a848eSStefano Babic 	 * Check to see which chip selects are now enabled for
299552a848eSStefano Babic 	 * the remainder of the calibration.
300552a848eSStefano Babic 	 */
301552a848eSStefano Babic 	cs0_enable = readl(&mmdc0->mdctl) & 0x80000000;
302552a848eSStefano Babic 	cs1_enable = readl(&mmdc0->mdctl) & 0x40000000;
303552a848eSStefano Babic 
304552a848eSStefano Babic 	precharge_all(cs0_enable, cs1_enable);
305552a848eSStefano Babic 
306552a848eSStefano Babic 	/* Write the pre-defined value into MPPDCMPR1 */
307552a848eSStefano Babic 	writel(pddword, &mmdc0->mppdcmpr1);
308552a848eSStefano Babic 
309552a848eSStefano Babic 	/*
310552a848eSStefano Babic 	 * Issue a write access to the external DDR device by setting
311552a848eSStefano Babic 	 * the bit SW_DUMMY_WR (bit 0) in the MPSWDAR0 and then poll
312552a848eSStefano Babic 	 * this bit until it clears to indicate completion of the write access.
313552a848eSStefano Babic 	 */
314552a848eSStefano Babic 	setbits_le32(&mmdc0->mpswdar0, 1);
315*b491b498SJon Lin 	wait_for_bit_le32(&mmdc0->mpswdar0, 1 << 0, 0, 100, 0);
316552a848eSStefano Babic 
317552a848eSStefano Babic 	/* Set the RD_DL_ABS# bits to their default values
318552a848eSStefano Babic 	 * (will be calibrated later in the read delay-line calibration).
319552a848eSStefano Babic 	 * Both PHYs for x64 configuration, if x32, do only PHY0.
320552a848eSStefano Babic 	 */
321552a848eSStefano Babic 	writel(initdelay, &mmdc0->mprddlctl);
322552a848eSStefano Babic 	if (sysinfo->dsize == 0x2)
323552a848eSStefano Babic 		writel(initdelay, &mmdc1->mprddlctl);
324552a848eSStefano Babic 
325552a848eSStefano Babic 	/* Force a measurment, for previous delay setup to take effect. */
326552a848eSStefano Babic 	force_delay_measurement(sysinfo->dsize);
327552a848eSStefano Babic 
328552a848eSStefano Babic 	/*
329552a848eSStefano Babic 	 * ***************************
330552a848eSStefano Babic 	 * Read DQS Gating calibration
331552a848eSStefano Babic 	 * ***************************
332552a848eSStefano Babic 	 */
333552a848eSStefano Babic 	debug("Starting Read DQS Gating calibration.\n");
334552a848eSStefano Babic 
335552a848eSStefano Babic 	/*
336552a848eSStefano Babic 	 * Reset the read data FIFOs (two resets); only need to issue reset
337552a848eSStefano Babic 	 * to PHY0 since in x64 mode, the reset will also go to PHY1.
338552a848eSStefano Babic 	 */
339552a848eSStefano Babic 	reset_read_data_fifos();
340552a848eSStefano Babic 
341552a848eSStefano Babic 	/*
342552a848eSStefano Babic 	 * Start the automatic read DQS gating calibration process by
343552a848eSStefano Babic 	 * asserting MPDGCTRL0[HW_DG_EN] and MPDGCTRL0[DG_CMP_CYC]
344552a848eSStefano Babic 	 * and then poll MPDGCTRL0[HW_DG_EN]] until this bit clears
345552a848eSStefano Babic 	 * to indicate completion.
346552a848eSStefano Babic 	 * Also, ensure that MPDGCTRL0[HW_DG_ERR] is clear to indicate
347552a848eSStefano Babic 	 * no errors were seen during calibration.
348552a848eSStefano Babic 	 */
349552a848eSStefano Babic 
350552a848eSStefano Babic 	/*
351552a848eSStefano Babic 	 * Set bit 30: chooses option to wait 32 cycles instead of
352552a848eSStefano Babic 	 * 16 before comparing read data.
353552a848eSStefano Babic 	 */
354552a848eSStefano Babic 	setbits_le32(&mmdc0->mpdgctrl0, 1 << 30);
355552a848eSStefano Babic 	if (sysinfo->dsize == 2)
356552a848eSStefano Babic 		setbits_le32(&mmdc1->mpdgctrl0, 1 << 30);
357552a848eSStefano Babic 
358552a848eSStefano Babic 	/* Set bit 28 to start automatic read DQS gating calibration */
359552a848eSStefano Babic 	setbits_le32(&mmdc0->mpdgctrl0, 5 << 28);
360552a848eSStefano Babic 
361552a848eSStefano Babic 	/* Poll for completion.  MPDGCTRL0[HW_DG_EN] should be 0 */
362*b491b498SJon Lin 	wait_for_bit_le32(&mmdc0->mpdgctrl0, 1 << 28, 0, 100, 0);
363552a848eSStefano Babic 
364552a848eSStefano Babic 	/*
365552a848eSStefano Babic 	 * Check to see if any errors were encountered during calibration
366552a848eSStefano Babic 	 * (check MPDGCTRL0[HW_DG_ERR]).
367552a848eSStefano Babic 	 * Check both PHYs for x64 configuration, if x32, check only PHY0.
368552a848eSStefano Babic 	 */
369552a848eSStefano Babic 	if (readl(&mmdc0->mpdgctrl0) & 0x00001000)
370552a848eSStefano Babic 		errors |= 1;
371552a848eSStefano Babic 
372552a848eSStefano Babic 	if ((sysinfo->dsize == 0x2) && (readl(&mmdc1->mpdgctrl0) & 0x00001000))
373552a848eSStefano Babic 		errors |= 2;
374552a848eSStefano Babic 
375552a848eSStefano Babic 	/* now disable mpdgctrl0[DG_CMP_CYC] */
376552a848eSStefano Babic 	clrbits_le32(&mmdc0->mpdgctrl0, 1 << 30);
377552a848eSStefano Babic 	if (sysinfo->dsize == 2)
378552a848eSStefano Babic 		clrbits_le32(&mmdc1->mpdgctrl0, 1 << 30);
379552a848eSStefano Babic 
380552a848eSStefano Babic 	/*
381552a848eSStefano Babic 	 * DQS gating absolute offset should be modified from
382552a848eSStefano Babic 	 * reflecting (HW_DG_LOWx + HW_DG_UPx)/2 to
383552a848eSStefano Babic 	 * reflecting (HW_DG_UPx - 0x80)
384552a848eSStefano Babic 	 */
385552a848eSStefano Babic 	modify_dg_result(&mmdc0->mpdghwst0, &mmdc0->mpdghwst1,
386552a848eSStefano Babic 			 &mmdc0->mpdgctrl0);
387552a848eSStefano Babic 	modify_dg_result(&mmdc0->mpdghwst2, &mmdc0->mpdghwst3,
388552a848eSStefano Babic 			 &mmdc0->mpdgctrl1);
389552a848eSStefano Babic 	if (sysinfo->dsize == 0x2) {
390552a848eSStefano Babic 		modify_dg_result(&mmdc1->mpdghwst0, &mmdc1->mpdghwst1,
391552a848eSStefano Babic 				 &mmdc1->mpdgctrl0);
392552a848eSStefano Babic 		modify_dg_result(&mmdc1->mpdghwst2, &mmdc1->mpdghwst3,
393552a848eSStefano Babic 				 &mmdc1->mpdgctrl1);
394552a848eSStefano Babic 	}
395552a848eSStefano Babic 	debug("Ending Read DQS Gating calibration. Error mask: 0x%x\n", errors);
396552a848eSStefano Babic 
397552a848eSStefano Babic 	/*
398552a848eSStefano Babic 	 * **********************
399552a848eSStefano Babic 	 * Read Delay calibration
400552a848eSStefano Babic 	 * **********************
401552a848eSStefano Babic 	 */
402552a848eSStefano Babic 	debug("Starting Read Delay calibration.\n");
403552a848eSStefano Babic 
404552a848eSStefano Babic 	reset_read_data_fifos();
405552a848eSStefano Babic 
406552a848eSStefano Babic 	/*
407552a848eSStefano Babic 	 * 4. Issue the Precharge-All command to the DDR device for both
408552a848eSStefano Babic 	 * chip selects.  If only using one chip select, then precharge
409552a848eSStefano Babic 	 * only the desired chip select.
410552a848eSStefano Babic 	 */
411552a848eSStefano Babic 	precharge_all(cs0_enable, cs1_enable);
412552a848eSStefano Babic 
413552a848eSStefano Babic 	/*
414552a848eSStefano Babic 	 * 9. Read delay-line calibration
415552a848eSStefano Babic 	 * Start the automatic read calibration process by asserting
416552a848eSStefano Babic 	 * MPRDDLHWCTL[HW_RD_DL_EN].
417552a848eSStefano Babic 	 */
418552a848eSStefano Babic 	writel(0x00000030, &mmdc0->mprddlhwctl);
419552a848eSStefano Babic 
420552a848eSStefano Babic 	/*
421552a848eSStefano Babic 	 * 10. poll for completion
422552a848eSStefano Babic 	 * MMDC indicates that the write data calibration had finished by
423552a848eSStefano Babic 	 * setting MPRDDLHWCTL[HW_RD_DL_EN] = 0.   Also, ensure that
424552a848eSStefano Babic 	 * no error bits were set.
425552a848eSStefano Babic 	 */
426*b491b498SJon Lin 	wait_for_bit_le32(&mmdc0->mprddlhwctl, 1 << 4, 0, 100, 0);
427552a848eSStefano Babic 
428552a848eSStefano Babic 	/* check both PHYs for x64 configuration, if x32, check only PHY0 */
429552a848eSStefano Babic 	if (readl(&mmdc0->mprddlhwctl) & 0x0000000f)
430552a848eSStefano Babic 		errors |= 4;
431552a848eSStefano Babic 
432552a848eSStefano Babic 	if ((sysinfo->dsize == 0x2) &&
433552a848eSStefano Babic 	    (readl(&mmdc1->mprddlhwctl) & 0x0000000f))
434552a848eSStefano Babic 		errors |= 8;
435552a848eSStefano Babic 
436552a848eSStefano Babic 	debug("Ending Read Delay calibration. Error mask: 0x%x\n", errors);
437552a848eSStefano Babic 
438552a848eSStefano Babic 	/*
439552a848eSStefano Babic 	 * ***********************
440552a848eSStefano Babic 	 * Write Delay Calibration
441552a848eSStefano Babic 	 * ***********************
442552a848eSStefano Babic 	 */
443552a848eSStefano Babic 	debug("Starting Write Delay calibration.\n");
444552a848eSStefano Babic 
445552a848eSStefano Babic 	reset_read_data_fifos();
446552a848eSStefano Babic 
447552a848eSStefano Babic 	/*
448552a848eSStefano Babic 	 * 4. Issue the Precharge-All command to the DDR device for both
449552a848eSStefano Babic 	 * chip selects. If only using one chip select, then precharge
450552a848eSStefano Babic 	 * only the desired chip select.
451552a848eSStefano Babic 	 */
452552a848eSStefano Babic 	precharge_all(cs0_enable, cs1_enable);
453552a848eSStefano Babic 
454552a848eSStefano Babic 	/*
455552a848eSStefano Babic 	 * 8. Set the WR_DL_ABS# bits to their default values.
456552a848eSStefano Babic 	 * Both PHYs for x64 configuration, if x32, do only PHY0.
457552a848eSStefano Babic 	 */
458552a848eSStefano Babic 	writel(initdelay, &mmdc0->mpwrdlctl);
459552a848eSStefano Babic 	if (sysinfo->dsize == 0x2)
460552a848eSStefano Babic 		writel(initdelay, &mmdc1->mpwrdlctl);
461552a848eSStefano Babic 
462552a848eSStefano Babic 	/*
463552a848eSStefano Babic 	 * XXX This isn't in the manual. Force a measurement,
464552a848eSStefano Babic 	 * for previous delay setup to effect.
465552a848eSStefano Babic 	 */
466552a848eSStefano Babic 	force_delay_measurement(sysinfo->dsize);
467552a848eSStefano Babic 
468552a848eSStefano Babic 	/*
469552a848eSStefano Babic 	 * 9. 10. Start the automatic write calibration process
470552a848eSStefano Babic 	 * by asserting MPWRDLHWCTL0[HW_WR_DL_EN].
471552a848eSStefano Babic 	 */
472552a848eSStefano Babic 	writel(0x00000030, &mmdc0->mpwrdlhwctl);
473552a848eSStefano Babic 
474552a848eSStefano Babic 	/*
475552a848eSStefano Babic 	 * Poll for completion.
476552a848eSStefano Babic 	 * MMDC indicates that the write data calibration had finished
477552a848eSStefano Babic 	 * by setting MPWRDLHWCTL[HW_WR_DL_EN] = 0.
478552a848eSStefano Babic 	 * Also, ensure that no error bits were set.
479552a848eSStefano Babic 	 */
480*b491b498SJon Lin 	wait_for_bit_le32(&mmdc0->mpwrdlhwctl, 1 << 4, 0, 100, 0);
481552a848eSStefano Babic 
482552a848eSStefano Babic 	/* Check both PHYs for x64 configuration, if x32, check only PHY0 */
483552a848eSStefano Babic 	if (readl(&mmdc0->mpwrdlhwctl) & 0x0000000f)
484552a848eSStefano Babic 		errors |= 16;
485552a848eSStefano Babic 
486552a848eSStefano Babic 	if ((sysinfo->dsize == 0x2) &&
487552a848eSStefano Babic 	    (readl(&mmdc1->mpwrdlhwctl) & 0x0000000f))
488552a848eSStefano Babic 		errors |= 32;
489552a848eSStefano Babic 
490552a848eSStefano Babic 	debug("Ending Write Delay calibration. Error mask: 0x%x\n", errors);
491552a848eSStefano Babic 
492552a848eSStefano Babic 	reset_read_data_fifos();
493552a848eSStefano Babic 
494552a848eSStefano Babic 	/* Enable DDR logic power down timer */
495552a848eSStefano Babic 	setbits_le32(&mmdc0->mdpdc, 0x00005500);
496552a848eSStefano Babic 
497552a848eSStefano Babic 	/* Enable Adopt power down timer */
498552a848eSStefano Babic 	clrbits_le32(&mmdc0->mapsr, 0x1);
499552a848eSStefano Babic 
500552a848eSStefano Babic 	/* Restore MDMISC value (RALAT, WALAT) to MMDCP1 */
501552a848eSStefano Babic 	writel(esdmisc_val, &mmdc0->mdmisc);
502552a848eSStefano Babic 
503552a848eSStefano Babic 	/* Clear DQS pull ups */
504552a848eSStefano Babic 	clrbits_le32(&mx6_ddr_iomux->dram_sdqs0, 0x7000);
505552a848eSStefano Babic 	clrbits_le32(&mx6_ddr_iomux->dram_sdqs1, 0x7000);
506552a848eSStefano Babic 	clrbits_le32(&mx6_ddr_iomux->dram_sdqs2, 0x7000);
507552a848eSStefano Babic 	clrbits_le32(&mx6_ddr_iomux->dram_sdqs3, 0x7000);
508552a848eSStefano Babic 	clrbits_le32(&mx6_ddr_iomux->dram_sdqs4, 0x7000);
509552a848eSStefano Babic 	clrbits_le32(&mx6_ddr_iomux->dram_sdqs5, 0x7000);
510552a848eSStefano Babic 	clrbits_le32(&mx6_ddr_iomux->dram_sdqs6, 0x7000);
511552a848eSStefano Babic 	clrbits_le32(&mx6_ddr_iomux->dram_sdqs7, 0x7000);
512552a848eSStefano Babic 
513552a848eSStefano Babic 	/* Re-enable SDE (chip selects) if they were set initially */
514552a848eSStefano Babic 	if (cs1_enable_initial)
515552a848eSStefano Babic 		/* Set SDE_1 */
516552a848eSStefano Babic 		setbits_le32(&mmdc0->mdctl, 1 << 30);
517552a848eSStefano Babic 
518552a848eSStefano Babic 	if (cs0_enable_initial)
519552a848eSStefano Babic 		/* Set SDE_0 */
520552a848eSStefano Babic 		setbits_le32(&mmdc0->mdctl, 1 << 31);
521552a848eSStefano Babic 
522552a848eSStefano Babic 	/* Re-enable to auto refresh */
523552a848eSStefano Babic 	writel(temp_ref, &mmdc0->mdref);
524552a848eSStefano Babic 
525552a848eSStefano Babic 	/* Clear the MDSCR (including the con_req bit) */
526552a848eSStefano Babic 	writel(0x0, &mmdc0->mdscr);	/* CS0 */
527552a848eSStefano Babic 
528552a848eSStefano Babic 	/* Poll to make sure the con_ack bit is clear */
529*b491b498SJon Lin 	wait_for_bit_le32(&mmdc0->mdscr, 1 << 14, 0, 100, 0);
530552a848eSStefano Babic 
531552a848eSStefano Babic 	/*
532552a848eSStefano Babic 	 * Print out the registers that were updated as a result
533552a848eSStefano Babic 	 * of the calibration process.
534552a848eSStefano Babic 	 */
535552a848eSStefano Babic 	debug("MMDC registers updated from calibration\n");
536552a848eSStefano Babic 	debug("Read DQS gating calibration:\n");
537552a848eSStefano Babic 	debug("\tMPDGCTRL0 PHY0 = 0x%08X\n", readl(&mmdc0->mpdgctrl0));
538552a848eSStefano Babic 	debug("\tMPDGCTRL1 PHY0 = 0x%08X\n", readl(&mmdc0->mpdgctrl1));
539552a848eSStefano Babic 	if (sysinfo->dsize == 2) {
540552a848eSStefano Babic 		debug("\tMPDGCTRL0 PHY1 = 0x%08X\n", readl(&mmdc1->mpdgctrl0));
541552a848eSStefano Babic 		debug("\tMPDGCTRL1 PHY1 = 0x%08X\n", readl(&mmdc1->mpdgctrl1));
542552a848eSStefano Babic 	}
543552a848eSStefano Babic 	debug("Read calibration:\n");
544552a848eSStefano Babic 	debug("\tMPRDDLCTL PHY0 = 0x%08X\n", readl(&mmdc0->mprddlctl));
545552a848eSStefano Babic 	if (sysinfo->dsize == 2)
546552a848eSStefano Babic 		debug("\tMPRDDLCTL PHY1 = 0x%08X\n", readl(&mmdc1->mprddlctl));
547552a848eSStefano Babic 	debug("Write calibration:\n");
548552a848eSStefano Babic 	debug("\tMPWRDLCTL PHY0 = 0x%08X\n", readl(&mmdc0->mpwrdlctl));
549552a848eSStefano Babic 	if (sysinfo->dsize == 2)
550552a848eSStefano Babic 		debug("\tMPWRDLCTL PHY1 = 0x%08X\n", readl(&mmdc1->mpwrdlctl));
551552a848eSStefano Babic 
552552a848eSStefano Babic 	/*
553552a848eSStefano Babic 	 * Registers below are for debugging purposes.  These print out
554552a848eSStefano Babic 	 * the upper and lower boundaries captured during
555552a848eSStefano Babic 	 * read DQS gating calibration.
556552a848eSStefano Babic 	 */
557552a848eSStefano Babic 	debug("Status registers bounds for read DQS gating:\n");
558552a848eSStefano Babic 	debug("\tMPDGHWST0 PHY0 = 0x%08x\n", readl(&mmdc0->mpdghwst0));
559552a848eSStefano Babic 	debug("\tMPDGHWST1 PHY0 = 0x%08x\n", readl(&mmdc0->mpdghwst1));
560552a848eSStefano Babic 	debug("\tMPDGHWST2 PHY0 = 0x%08x\n", readl(&mmdc0->mpdghwst2));
561552a848eSStefano Babic 	debug("\tMPDGHWST3 PHY0 = 0x%08x\n", readl(&mmdc0->mpdghwst3));
562552a848eSStefano Babic 	if (sysinfo->dsize == 2) {
563552a848eSStefano Babic 		debug("\tMPDGHWST0 PHY1 = 0x%08x\n", readl(&mmdc1->mpdghwst0));
564552a848eSStefano Babic 		debug("\tMPDGHWST1 PHY1 = 0x%08x\n", readl(&mmdc1->mpdghwst1));
565552a848eSStefano Babic 		debug("\tMPDGHWST2 PHY1 = 0x%08x\n", readl(&mmdc1->mpdghwst2));
566552a848eSStefano Babic 		debug("\tMPDGHWST3 PHY1 = 0x%08x\n", readl(&mmdc1->mpdghwst3));
567552a848eSStefano Babic 	}
568552a848eSStefano Babic 
569552a848eSStefano Babic 	debug("Final do_dqs_calibration error mask: 0x%x\n", errors);
570552a848eSStefano Babic 
571552a848eSStefano Babic 	return errors;
572552a848eSStefano Babic }
573552a848eSStefano Babic #endif
574552a848eSStefano Babic 
575552a848eSStefano Babic #if defined(CONFIG_MX6SX)
576552a848eSStefano Babic /* Configure MX6SX mmdc iomux */
mx6sx_dram_iocfg(unsigned width,const struct mx6sx_iomux_ddr_regs * ddr,const struct mx6sx_iomux_grp_regs * grp)577552a848eSStefano Babic void mx6sx_dram_iocfg(unsigned width,
578552a848eSStefano Babic 		      const struct mx6sx_iomux_ddr_regs *ddr,
579552a848eSStefano Babic 		      const struct mx6sx_iomux_grp_regs *grp)
580552a848eSStefano Babic {
581552a848eSStefano Babic 	struct mx6sx_iomux_ddr_regs *mx6_ddr_iomux;
582552a848eSStefano Babic 	struct mx6sx_iomux_grp_regs *mx6_grp_iomux;
583552a848eSStefano Babic 
584552a848eSStefano Babic 	mx6_ddr_iomux = (struct mx6sx_iomux_ddr_regs *)MX6SX_IOM_DDR_BASE;
585552a848eSStefano Babic 	mx6_grp_iomux = (struct mx6sx_iomux_grp_regs *)MX6SX_IOM_GRP_BASE;
586552a848eSStefano Babic 
587552a848eSStefano Babic 	/* DDR IO TYPE */
588552a848eSStefano Babic 	writel(grp->grp_ddr_type, &mx6_grp_iomux->grp_ddr_type);
589552a848eSStefano Babic 	writel(grp->grp_ddrpke, &mx6_grp_iomux->grp_ddrpke);
590552a848eSStefano Babic 
591552a848eSStefano Babic 	/* CLOCK */
592552a848eSStefano Babic 	writel(ddr->dram_sdclk_0, &mx6_ddr_iomux->dram_sdclk_0);
593552a848eSStefano Babic 
594552a848eSStefano Babic 	/* ADDRESS */
595552a848eSStefano Babic 	writel(ddr->dram_cas, &mx6_ddr_iomux->dram_cas);
596552a848eSStefano Babic 	writel(ddr->dram_ras, &mx6_ddr_iomux->dram_ras);
597552a848eSStefano Babic 	writel(grp->grp_addds, &mx6_grp_iomux->grp_addds);
598552a848eSStefano Babic 
599552a848eSStefano Babic 	/* Control */
600552a848eSStefano Babic 	writel(ddr->dram_reset, &mx6_ddr_iomux->dram_reset);
601552a848eSStefano Babic 	writel(ddr->dram_sdba2, &mx6_ddr_iomux->dram_sdba2);
602552a848eSStefano Babic 	writel(ddr->dram_sdcke0, &mx6_ddr_iomux->dram_sdcke0);
603552a848eSStefano Babic 	writel(ddr->dram_sdcke1, &mx6_ddr_iomux->dram_sdcke1);
604552a848eSStefano Babic 	writel(ddr->dram_odt0, &mx6_ddr_iomux->dram_odt0);
605552a848eSStefano Babic 	writel(ddr->dram_odt1, &mx6_ddr_iomux->dram_odt1);
606552a848eSStefano Babic 	writel(grp->grp_ctlds, &mx6_grp_iomux->grp_ctlds);
607552a848eSStefano Babic 
608552a848eSStefano Babic 	/* Data Strobes */
609552a848eSStefano Babic 	writel(grp->grp_ddrmode_ctl, &mx6_grp_iomux->grp_ddrmode_ctl);
610552a848eSStefano Babic 	writel(ddr->dram_sdqs0, &mx6_ddr_iomux->dram_sdqs0);
611552a848eSStefano Babic 	writel(ddr->dram_sdqs1, &mx6_ddr_iomux->dram_sdqs1);
612552a848eSStefano Babic 	if (width >= 32) {
613552a848eSStefano Babic 		writel(ddr->dram_sdqs2, &mx6_ddr_iomux->dram_sdqs2);
614552a848eSStefano Babic 		writel(ddr->dram_sdqs3, &mx6_ddr_iomux->dram_sdqs3);
615552a848eSStefano Babic 	}
616552a848eSStefano Babic 
617552a848eSStefano Babic 	/* Data */
618552a848eSStefano Babic 	writel(grp->grp_ddrmode, &mx6_grp_iomux->grp_ddrmode);
619552a848eSStefano Babic 	writel(grp->grp_b0ds, &mx6_grp_iomux->grp_b0ds);
620552a848eSStefano Babic 	writel(grp->grp_b1ds, &mx6_grp_iomux->grp_b1ds);
621552a848eSStefano Babic 	if (width >= 32) {
622552a848eSStefano Babic 		writel(grp->grp_b2ds, &mx6_grp_iomux->grp_b2ds);
623552a848eSStefano Babic 		writel(grp->grp_b3ds, &mx6_grp_iomux->grp_b3ds);
624552a848eSStefano Babic 	}
625552a848eSStefano Babic 	writel(ddr->dram_dqm0, &mx6_ddr_iomux->dram_dqm0);
626552a848eSStefano Babic 	writel(ddr->dram_dqm1, &mx6_ddr_iomux->dram_dqm1);
627552a848eSStefano Babic 	if (width >= 32) {
628552a848eSStefano Babic 		writel(ddr->dram_dqm2, &mx6_ddr_iomux->dram_dqm2);
629552a848eSStefano Babic 		writel(ddr->dram_dqm3, &mx6_ddr_iomux->dram_dqm3);
630552a848eSStefano Babic 	}
631552a848eSStefano Babic }
632552a848eSStefano Babic #endif
633552a848eSStefano Babic 
634552a848eSStefano Babic #ifdef CONFIG_MX6UL
mx6ul_dram_iocfg(unsigned width,const struct mx6ul_iomux_ddr_regs * ddr,const struct mx6ul_iomux_grp_regs * grp)635552a848eSStefano Babic void mx6ul_dram_iocfg(unsigned width,
636552a848eSStefano Babic 		      const struct mx6ul_iomux_ddr_regs *ddr,
637552a848eSStefano Babic 		      const struct mx6ul_iomux_grp_regs *grp)
638552a848eSStefano Babic {
639552a848eSStefano Babic 	struct mx6ul_iomux_ddr_regs *mx6_ddr_iomux;
640552a848eSStefano Babic 	struct mx6ul_iomux_grp_regs *mx6_grp_iomux;
641552a848eSStefano Babic 
642552a848eSStefano Babic 	mx6_ddr_iomux = (struct mx6ul_iomux_ddr_regs *)MX6UL_IOM_DDR_BASE;
643552a848eSStefano Babic 	mx6_grp_iomux = (struct mx6ul_iomux_grp_regs *)MX6UL_IOM_GRP_BASE;
644552a848eSStefano Babic 
645552a848eSStefano Babic 	/* DDR IO TYPE */
646552a848eSStefano Babic 	writel(grp->grp_ddr_type, &mx6_grp_iomux->grp_ddr_type);
647552a848eSStefano Babic 	writel(grp->grp_ddrpke, &mx6_grp_iomux->grp_ddrpke);
648552a848eSStefano Babic 
649552a848eSStefano Babic 	/* CLOCK */
650552a848eSStefano Babic 	writel(ddr->dram_sdclk_0, &mx6_ddr_iomux->dram_sdclk_0);
651552a848eSStefano Babic 
652552a848eSStefano Babic 	/* ADDRESS */
653552a848eSStefano Babic 	writel(ddr->dram_cas, &mx6_ddr_iomux->dram_cas);
654552a848eSStefano Babic 	writel(ddr->dram_ras, &mx6_ddr_iomux->dram_ras);
655552a848eSStefano Babic 	writel(grp->grp_addds, &mx6_grp_iomux->grp_addds);
656552a848eSStefano Babic 
657552a848eSStefano Babic 	/* Control */
658552a848eSStefano Babic 	writel(ddr->dram_reset, &mx6_ddr_iomux->dram_reset);
659552a848eSStefano Babic 	writel(ddr->dram_sdba2, &mx6_ddr_iomux->dram_sdba2);
660552a848eSStefano Babic 	writel(ddr->dram_odt0, &mx6_ddr_iomux->dram_odt0);
661552a848eSStefano Babic 	writel(ddr->dram_odt1, &mx6_ddr_iomux->dram_odt1);
662552a848eSStefano Babic 	writel(grp->grp_ctlds, &mx6_grp_iomux->grp_ctlds);
663552a848eSStefano Babic 
664552a848eSStefano Babic 	/* Data Strobes */
665552a848eSStefano Babic 	writel(grp->grp_ddrmode_ctl, &mx6_grp_iomux->grp_ddrmode_ctl);
666552a848eSStefano Babic 	writel(ddr->dram_sdqs0, &mx6_ddr_iomux->dram_sdqs0);
667552a848eSStefano Babic 	writel(ddr->dram_sdqs1, &mx6_ddr_iomux->dram_sdqs1);
668552a848eSStefano Babic 
669552a848eSStefano Babic 	/* Data */
670552a848eSStefano Babic 	writel(grp->grp_ddrmode, &mx6_grp_iomux->grp_ddrmode);
671552a848eSStefano Babic 	writel(grp->grp_b0ds, &mx6_grp_iomux->grp_b0ds);
672552a848eSStefano Babic 	writel(grp->grp_b1ds, &mx6_grp_iomux->grp_b1ds);
673552a848eSStefano Babic 	writel(ddr->dram_dqm0, &mx6_ddr_iomux->dram_dqm0);
674552a848eSStefano Babic 	writel(ddr->dram_dqm1, &mx6_ddr_iomux->dram_dqm1);
675552a848eSStefano Babic }
676552a848eSStefano Babic #endif
677552a848eSStefano Babic 
678552a848eSStefano Babic #if defined(CONFIG_MX6SL)
mx6sl_dram_iocfg(unsigned width,const struct mx6sl_iomux_ddr_regs * ddr,const struct mx6sl_iomux_grp_regs * grp)679552a848eSStefano Babic void mx6sl_dram_iocfg(unsigned width,
680552a848eSStefano Babic 		      const struct mx6sl_iomux_ddr_regs *ddr,
681552a848eSStefano Babic 		      const struct mx6sl_iomux_grp_regs *grp)
682552a848eSStefano Babic {
683552a848eSStefano Babic 	struct mx6sl_iomux_ddr_regs *mx6_ddr_iomux;
684552a848eSStefano Babic 	struct mx6sl_iomux_grp_regs *mx6_grp_iomux;
685552a848eSStefano Babic 
686552a848eSStefano Babic 	mx6_ddr_iomux = (struct mx6sl_iomux_ddr_regs *)MX6SL_IOM_DDR_BASE;
687552a848eSStefano Babic 	mx6_grp_iomux = (struct mx6sl_iomux_grp_regs *)MX6SL_IOM_GRP_BASE;
688552a848eSStefano Babic 
689552a848eSStefano Babic 	/* DDR IO TYPE */
690552a848eSStefano Babic 	mx6_grp_iomux->grp_ddr_type = grp->grp_ddr_type;
691552a848eSStefano Babic 	mx6_grp_iomux->grp_ddrpke = grp->grp_ddrpke;
692552a848eSStefano Babic 
693552a848eSStefano Babic 	/* CLOCK */
694552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdclk_0 = ddr->dram_sdclk_0;
695552a848eSStefano Babic 
696552a848eSStefano Babic 	/* ADDRESS */
697552a848eSStefano Babic 	mx6_ddr_iomux->dram_cas = ddr->dram_cas;
698552a848eSStefano Babic 	mx6_ddr_iomux->dram_ras = ddr->dram_ras;
699552a848eSStefano Babic 	mx6_grp_iomux->grp_addds = grp->grp_addds;
700552a848eSStefano Babic 
701552a848eSStefano Babic 	/* Control */
702552a848eSStefano Babic 	mx6_ddr_iomux->dram_reset = ddr->dram_reset;
703552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdba2 = ddr->dram_sdba2;
704552a848eSStefano Babic 	mx6_grp_iomux->grp_ctlds = grp->grp_ctlds;
705552a848eSStefano Babic 
706552a848eSStefano Babic 	/* Data Strobes */
707552a848eSStefano Babic 	mx6_grp_iomux->grp_ddrmode_ctl = grp->grp_ddrmode_ctl;
708552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdqs0 = ddr->dram_sdqs0;
709552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdqs1 = ddr->dram_sdqs1;
710552a848eSStefano Babic 	if (width >= 32) {
711552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs2 = ddr->dram_sdqs2;
712552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs3 = ddr->dram_sdqs3;
713552a848eSStefano Babic 	}
714552a848eSStefano Babic 
715552a848eSStefano Babic 	/* Data */
716552a848eSStefano Babic 	mx6_grp_iomux->grp_ddrmode = grp->grp_ddrmode;
717552a848eSStefano Babic 	mx6_grp_iomux->grp_b0ds = grp->grp_b0ds;
718552a848eSStefano Babic 	mx6_grp_iomux->grp_b1ds = grp->grp_b1ds;
719552a848eSStefano Babic 	if (width >= 32) {
720552a848eSStefano Babic 		mx6_grp_iomux->grp_b2ds = grp->grp_b2ds;
721552a848eSStefano Babic 		mx6_grp_iomux->grp_b3ds = grp->grp_b3ds;
722552a848eSStefano Babic 	}
723552a848eSStefano Babic 
724552a848eSStefano Babic 	mx6_ddr_iomux->dram_dqm0 = ddr->dram_dqm0;
725552a848eSStefano Babic 	mx6_ddr_iomux->dram_dqm1 = ddr->dram_dqm1;
726552a848eSStefano Babic 	if (width >= 32) {
727552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm2 = ddr->dram_dqm2;
728552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm3 = ddr->dram_dqm3;
729552a848eSStefano Babic 	}
730552a848eSStefano Babic }
731552a848eSStefano Babic #endif
732552a848eSStefano Babic 
733552a848eSStefano Babic #if defined(CONFIG_MX6QDL) || defined(CONFIG_MX6Q) || defined(CONFIG_MX6D)
734552a848eSStefano Babic /* Configure MX6DQ mmdc iomux */
mx6dq_dram_iocfg(unsigned width,const struct mx6dq_iomux_ddr_regs * ddr,const struct mx6dq_iomux_grp_regs * grp)735552a848eSStefano Babic void mx6dq_dram_iocfg(unsigned width,
736552a848eSStefano Babic 		      const struct mx6dq_iomux_ddr_regs *ddr,
737552a848eSStefano Babic 		      const struct mx6dq_iomux_grp_regs *grp)
738552a848eSStefano Babic {
739552a848eSStefano Babic 	volatile struct mx6dq_iomux_ddr_regs *mx6_ddr_iomux;
740552a848eSStefano Babic 	volatile struct mx6dq_iomux_grp_regs *mx6_grp_iomux;
741552a848eSStefano Babic 
742552a848eSStefano Babic 	mx6_ddr_iomux = (struct mx6dq_iomux_ddr_regs *)MX6DQ_IOM_DDR_BASE;
743552a848eSStefano Babic 	mx6_grp_iomux = (struct mx6dq_iomux_grp_regs *)MX6DQ_IOM_GRP_BASE;
744552a848eSStefano Babic 
745552a848eSStefano Babic 	/* DDR IO Type */
746552a848eSStefano Babic 	mx6_grp_iomux->grp_ddr_type = grp->grp_ddr_type;
747552a848eSStefano Babic 	mx6_grp_iomux->grp_ddrpke = grp->grp_ddrpke;
748552a848eSStefano Babic 
749552a848eSStefano Babic 	/* Clock */
750552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdclk_0 = ddr->dram_sdclk_0;
751552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdclk_1 = ddr->dram_sdclk_1;
752552a848eSStefano Babic 
753552a848eSStefano Babic 	/* Address */
754552a848eSStefano Babic 	mx6_ddr_iomux->dram_cas = ddr->dram_cas;
755552a848eSStefano Babic 	mx6_ddr_iomux->dram_ras = ddr->dram_ras;
756552a848eSStefano Babic 	mx6_grp_iomux->grp_addds = grp->grp_addds;
757552a848eSStefano Babic 
758552a848eSStefano Babic 	/* Control */
759552a848eSStefano Babic 	mx6_ddr_iomux->dram_reset = ddr->dram_reset;
760552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdcke0 = ddr->dram_sdcke0;
761552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdcke1 = ddr->dram_sdcke1;
762552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdba2 = ddr->dram_sdba2;
763552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdodt0 = ddr->dram_sdodt0;
764552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdodt1 = ddr->dram_sdodt1;
765552a848eSStefano Babic 	mx6_grp_iomux->grp_ctlds = grp->grp_ctlds;
766552a848eSStefano Babic 
767552a848eSStefano Babic 	/* Data Strobes */
768552a848eSStefano Babic 	mx6_grp_iomux->grp_ddrmode_ctl = grp->grp_ddrmode_ctl;
769552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdqs0 = ddr->dram_sdqs0;
770552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdqs1 = ddr->dram_sdqs1;
771552a848eSStefano Babic 	if (width >= 32) {
772552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs2 = ddr->dram_sdqs2;
773552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs3 = ddr->dram_sdqs3;
774552a848eSStefano Babic 	}
775552a848eSStefano Babic 	if (width >= 64) {
776552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs4 = ddr->dram_sdqs4;
777552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs5 = ddr->dram_sdqs5;
778552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs6 = ddr->dram_sdqs6;
779552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs7 = ddr->dram_sdqs7;
780552a848eSStefano Babic 	}
781552a848eSStefano Babic 
782552a848eSStefano Babic 	/* Data */
783552a848eSStefano Babic 	mx6_grp_iomux->grp_ddrmode = grp->grp_ddrmode;
784552a848eSStefano Babic 	mx6_grp_iomux->grp_b0ds = grp->grp_b0ds;
785552a848eSStefano Babic 	mx6_grp_iomux->grp_b1ds = grp->grp_b1ds;
786552a848eSStefano Babic 	if (width >= 32) {
787552a848eSStefano Babic 		mx6_grp_iomux->grp_b2ds = grp->grp_b2ds;
788552a848eSStefano Babic 		mx6_grp_iomux->grp_b3ds = grp->grp_b3ds;
789552a848eSStefano Babic 	}
790552a848eSStefano Babic 	if (width >= 64) {
791552a848eSStefano Babic 		mx6_grp_iomux->grp_b4ds = grp->grp_b4ds;
792552a848eSStefano Babic 		mx6_grp_iomux->grp_b5ds = grp->grp_b5ds;
793552a848eSStefano Babic 		mx6_grp_iomux->grp_b6ds = grp->grp_b6ds;
794552a848eSStefano Babic 		mx6_grp_iomux->grp_b7ds = grp->grp_b7ds;
795552a848eSStefano Babic 	}
796552a848eSStefano Babic 	mx6_ddr_iomux->dram_dqm0 = ddr->dram_dqm0;
797552a848eSStefano Babic 	mx6_ddr_iomux->dram_dqm1 = ddr->dram_dqm1;
798552a848eSStefano Babic 	if (width >= 32) {
799552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm2 = ddr->dram_dqm2;
800552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm3 = ddr->dram_dqm3;
801552a848eSStefano Babic 	}
802552a848eSStefano Babic 	if (width >= 64) {
803552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm4 = ddr->dram_dqm4;
804552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm5 = ddr->dram_dqm5;
805552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm6 = ddr->dram_dqm6;
806552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm7 = ddr->dram_dqm7;
807552a848eSStefano Babic 	}
808552a848eSStefano Babic }
809552a848eSStefano Babic #endif
810552a848eSStefano Babic 
811552a848eSStefano Babic #if defined(CONFIG_MX6QDL) || defined(CONFIG_MX6DL) || defined(CONFIG_MX6S)
812552a848eSStefano Babic /* Configure MX6SDL mmdc iomux */
mx6sdl_dram_iocfg(unsigned width,const struct mx6sdl_iomux_ddr_regs * ddr,const struct mx6sdl_iomux_grp_regs * grp)813552a848eSStefano Babic void mx6sdl_dram_iocfg(unsigned width,
814552a848eSStefano Babic 		       const struct mx6sdl_iomux_ddr_regs *ddr,
815552a848eSStefano Babic 		       const struct mx6sdl_iomux_grp_regs *grp)
816552a848eSStefano Babic {
817552a848eSStefano Babic 	volatile struct mx6sdl_iomux_ddr_regs *mx6_ddr_iomux;
818552a848eSStefano Babic 	volatile struct mx6sdl_iomux_grp_regs *mx6_grp_iomux;
819552a848eSStefano Babic 
820552a848eSStefano Babic 	mx6_ddr_iomux = (struct mx6sdl_iomux_ddr_regs *)MX6SDL_IOM_DDR_BASE;
821552a848eSStefano Babic 	mx6_grp_iomux = (struct mx6sdl_iomux_grp_regs *)MX6SDL_IOM_GRP_BASE;
822552a848eSStefano Babic 
823552a848eSStefano Babic 	/* DDR IO Type */
824552a848eSStefano Babic 	mx6_grp_iomux->grp_ddr_type = grp->grp_ddr_type;
825552a848eSStefano Babic 	mx6_grp_iomux->grp_ddrpke = grp->grp_ddrpke;
826552a848eSStefano Babic 
827552a848eSStefano Babic 	/* Clock */
828552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdclk_0 = ddr->dram_sdclk_0;
829552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdclk_1 = ddr->dram_sdclk_1;
830552a848eSStefano Babic 
831552a848eSStefano Babic 	/* Address */
832552a848eSStefano Babic 	mx6_ddr_iomux->dram_cas = ddr->dram_cas;
833552a848eSStefano Babic 	mx6_ddr_iomux->dram_ras = ddr->dram_ras;
834552a848eSStefano Babic 	mx6_grp_iomux->grp_addds = grp->grp_addds;
835552a848eSStefano Babic 
836552a848eSStefano Babic 	/* Control */
837552a848eSStefano Babic 	mx6_ddr_iomux->dram_reset = ddr->dram_reset;
838552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdcke0 = ddr->dram_sdcke0;
839552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdcke1 = ddr->dram_sdcke1;
840552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdba2 = ddr->dram_sdba2;
841552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdodt0 = ddr->dram_sdodt0;
842552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdodt1 = ddr->dram_sdodt1;
843552a848eSStefano Babic 	mx6_grp_iomux->grp_ctlds = grp->grp_ctlds;
844552a848eSStefano Babic 
845552a848eSStefano Babic 	/* Data Strobes */
846552a848eSStefano Babic 	mx6_grp_iomux->grp_ddrmode_ctl = grp->grp_ddrmode_ctl;
847552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdqs0 = ddr->dram_sdqs0;
848552a848eSStefano Babic 	mx6_ddr_iomux->dram_sdqs1 = ddr->dram_sdqs1;
849552a848eSStefano Babic 	if (width >= 32) {
850552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs2 = ddr->dram_sdqs2;
851552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs3 = ddr->dram_sdqs3;
852552a848eSStefano Babic 	}
853552a848eSStefano Babic 	if (width >= 64) {
854552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs4 = ddr->dram_sdqs4;
855552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs5 = ddr->dram_sdqs5;
856552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs6 = ddr->dram_sdqs6;
857552a848eSStefano Babic 		mx6_ddr_iomux->dram_sdqs7 = ddr->dram_sdqs7;
858552a848eSStefano Babic 	}
859552a848eSStefano Babic 
860552a848eSStefano Babic 	/* Data */
861552a848eSStefano Babic 	mx6_grp_iomux->grp_ddrmode = grp->grp_ddrmode;
862552a848eSStefano Babic 	mx6_grp_iomux->grp_b0ds = grp->grp_b0ds;
863552a848eSStefano Babic 	mx6_grp_iomux->grp_b1ds = grp->grp_b1ds;
864552a848eSStefano Babic 	if (width >= 32) {
865552a848eSStefano Babic 		mx6_grp_iomux->grp_b2ds = grp->grp_b2ds;
866552a848eSStefano Babic 		mx6_grp_iomux->grp_b3ds = grp->grp_b3ds;
867552a848eSStefano Babic 	}
868552a848eSStefano Babic 	if (width >= 64) {
869552a848eSStefano Babic 		mx6_grp_iomux->grp_b4ds = grp->grp_b4ds;
870552a848eSStefano Babic 		mx6_grp_iomux->grp_b5ds = grp->grp_b5ds;
871552a848eSStefano Babic 		mx6_grp_iomux->grp_b6ds = grp->grp_b6ds;
872552a848eSStefano Babic 		mx6_grp_iomux->grp_b7ds = grp->grp_b7ds;
873552a848eSStefano Babic 	}
874552a848eSStefano Babic 	mx6_ddr_iomux->dram_dqm0 = ddr->dram_dqm0;
875552a848eSStefano Babic 	mx6_ddr_iomux->dram_dqm1 = ddr->dram_dqm1;
876552a848eSStefano Babic 	if (width >= 32) {
877552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm2 = ddr->dram_dqm2;
878552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm3 = ddr->dram_dqm3;
879552a848eSStefano Babic 	}
880552a848eSStefano Babic 	if (width >= 64) {
881552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm4 = ddr->dram_dqm4;
882552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm5 = ddr->dram_dqm5;
883552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm6 = ddr->dram_dqm6;
884552a848eSStefano Babic 		mx6_ddr_iomux->dram_dqm7 = ddr->dram_dqm7;
885552a848eSStefano Babic 	}
886552a848eSStefano Babic }
887552a848eSStefano Babic #endif
888552a848eSStefano Babic 
889552a848eSStefano Babic /*
890552a848eSStefano Babic  * Configure mx6 mmdc registers based on:
891552a848eSStefano Babic  *  - board-specific memory configuration
892552a848eSStefano Babic  *  - board-specific calibration data
893552a848eSStefano Babic  *  - ddr3/lpddr2 chip details
894552a848eSStefano Babic  *
895552a848eSStefano Babic  * The various calculations here are derived from the Freescale
896552a848eSStefano Babic  * 1. i.Mx6DQSDL DDR3 Script Aid spreadsheet (DOC-94917) designed to generate
897552a848eSStefano Babic  *    MMDC configuration registers based on memory system and memory chip
898552a848eSStefano Babic  *    parameters.
899552a848eSStefano Babic  *
900552a848eSStefano Babic  * 2. i.Mx6SL LPDDR2 Script Aid spreadsheet V0.04 designed to generate MMDC
901552a848eSStefano Babic  *    configuration registers based on memory system and memory chip
902552a848eSStefano Babic  *    parameters.
903552a848eSStefano Babic  *
904552a848eSStefano Babic  * The defaults here are those which were specified in the spreadsheet.
905552a848eSStefano Babic  * For details on each register, refer to the IMX6DQRM and/or IMX6SDLRM
906552a848eSStefano Babic  * and/or IMX6SLRM section titled MMDC initialization.
907552a848eSStefano Babic  */
908552a848eSStefano Babic #define MR(val, ba, cmd, cs1) \
909552a848eSStefano Babic 	((val << 16) | (1 << 15) | (cmd << 4) | (cs1 << 3) | ba)
910552a848eSStefano Babic #define MMDC1(entry, value) do {					  \
911552a848eSStefano Babic 	if (!is_mx6sx() && !is_mx6ul() && !is_mx6sl())			  \
912552a848eSStefano Babic 		mmdc1->entry = value;					  \
913552a848eSStefano Babic 	} while (0)
914552a848eSStefano Babic 
915552a848eSStefano Babic /*
916552a848eSStefano Babic  * According JESD209-2B-LPDDR2: Table 103
917552a848eSStefano Babic  * WL: write latency
918552a848eSStefano Babic  */
lpddr2_wl(uint32_t mem_speed)919552a848eSStefano Babic static int lpddr2_wl(uint32_t mem_speed)
920552a848eSStefano Babic {
921552a848eSStefano Babic 	switch (mem_speed) {
922552a848eSStefano Babic 	case 1066:
923552a848eSStefano Babic 	case 933:
924552a848eSStefano Babic 		return 4;
925552a848eSStefano Babic 	case 800:
926552a848eSStefano Babic 		return 3;
927552a848eSStefano Babic 	case 677:
928552a848eSStefano Babic 	case 533:
929552a848eSStefano Babic 		return 2;
930552a848eSStefano Babic 	case 400:
931552a848eSStefano Babic 	case 333:
932552a848eSStefano Babic 		return 1;
933552a848eSStefano Babic 	default:
934552a848eSStefano Babic 		puts("invalid memory speed\n");
935552a848eSStefano Babic 		hang();
936552a848eSStefano Babic 	}
937552a848eSStefano Babic 
938552a848eSStefano Babic 	return 0;
939552a848eSStefano Babic }
940552a848eSStefano Babic 
941552a848eSStefano Babic /*
942552a848eSStefano Babic  * According JESD209-2B-LPDDR2: Table 103
943552a848eSStefano Babic  * RL: read latency
944552a848eSStefano Babic  */
lpddr2_rl(uint32_t mem_speed)945552a848eSStefano Babic static int lpddr2_rl(uint32_t mem_speed)
946552a848eSStefano Babic {
947552a848eSStefano Babic 	switch (mem_speed) {
948552a848eSStefano Babic 	case 1066:
949552a848eSStefano Babic 		return 8;
950552a848eSStefano Babic 	case 933:
951552a848eSStefano Babic 		return 7;
952552a848eSStefano Babic 	case 800:
953552a848eSStefano Babic 		return 6;
954552a848eSStefano Babic 	case 677:
955552a848eSStefano Babic 		return 5;
956552a848eSStefano Babic 	case 533:
957552a848eSStefano Babic 		return 4;
958552a848eSStefano Babic 	case 400:
959552a848eSStefano Babic 	case 333:
960552a848eSStefano Babic 		return 3;
961552a848eSStefano Babic 	default:
962552a848eSStefano Babic 		puts("invalid memory speed\n");
963552a848eSStefano Babic 		hang();
964552a848eSStefano Babic 	}
965552a848eSStefano Babic 
966552a848eSStefano Babic 	return 0;
967552a848eSStefano Babic }
968552a848eSStefano Babic 
mx6_lpddr2_cfg(const struct mx6_ddr_sysinfo * sysinfo,const struct mx6_mmdc_calibration * calib,const struct mx6_lpddr2_cfg * lpddr2_cfg)969552a848eSStefano Babic void mx6_lpddr2_cfg(const struct mx6_ddr_sysinfo *sysinfo,
970552a848eSStefano Babic 		    const struct mx6_mmdc_calibration *calib,
971552a848eSStefano Babic 		    const struct mx6_lpddr2_cfg *lpddr2_cfg)
972552a848eSStefano Babic {
973552a848eSStefano Babic 	volatile struct mmdc_p_regs *mmdc0;
974552a848eSStefano Babic 	u32 val;
975552a848eSStefano Babic 	u8 tcke, tcksrx, tcksre, trrd;
976552a848eSStefano Babic 	u8 twl, txp, tfaw, tcl;
977552a848eSStefano Babic 	u16 tras, twr, tmrd, trtp, twtr, trfc, txsr;
978552a848eSStefano Babic 	u16 trcd_lp, trppb_lp, trpab_lp, trc_lp;
979552a848eSStefano Babic 	u16 cs0_end;
980552a848eSStefano Babic 	u8 coladdr;
981552a848eSStefano Babic 	int clkper; /* clock period in picoseconds */
982552a848eSStefano Babic 	int clock;  /* clock freq in mHz */
983552a848eSStefano Babic 	int cs;
984552a848eSStefano Babic 
985552a848eSStefano Babic 	/* only support 16/32 bits */
986552a848eSStefano Babic 	if (sysinfo->dsize > 1)
987552a848eSStefano Babic 		hang();
988552a848eSStefano Babic 
989552a848eSStefano Babic 	mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
990552a848eSStefano Babic 
991552a848eSStefano Babic 	clock = mxc_get_clock(MXC_DDR_CLK) / 1000000U;
992552a848eSStefano Babic 	clkper = (1000 * 1000) / clock; /* pico seconds */
993552a848eSStefano Babic 
994552a848eSStefano Babic 	twl = lpddr2_wl(lpddr2_cfg->mem_speed) - 1;
995552a848eSStefano Babic 
996552a848eSStefano Babic 	/* LPDDR2-S2 and LPDDR2-S4 have the same tRFC value. */
997552a848eSStefano Babic 	switch (lpddr2_cfg->density) {
998552a848eSStefano Babic 	case 1:
999552a848eSStefano Babic 	case 2:
1000552a848eSStefano Babic 	case 4:
1001552a848eSStefano Babic 		trfc = DIV_ROUND_UP(130000, clkper) - 1;
1002552a848eSStefano Babic 		txsr = DIV_ROUND_UP(140000, clkper) - 1;
1003552a848eSStefano Babic 		break;
1004552a848eSStefano Babic 	case 8:
1005552a848eSStefano Babic 		trfc = DIV_ROUND_UP(210000, clkper) - 1;
1006552a848eSStefano Babic 		txsr = DIV_ROUND_UP(220000, clkper) - 1;
1007552a848eSStefano Babic 		break;
1008552a848eSStefano Babic 	default:
1009552a848eSStefano Babic 		/*
1010552a848eSStefano Babic 		 * 64Mb, 128Mb, 256Mb, 512Mb are not supported currently.
1011552a848eSStefano Babic 		 */
1012552a848eSStefano Babic 		hang();
1013552a848eSStefano Babic 		break;
1014552a848eSStefano Babic 	}
1015552a848eSStefano Babic 	/*
1016552a848eSStefano Babic 	 * txpdll, txpr, taonpd and taofpd are not relevant in LPDDR2 mode,
1017552a848eSStefano Babic 	 * set them to 0. */
1018552a848eSStefano Babic 	txp = DIV_ROUND_UP(7500, clkper) - 1;
1019552a848eSStefano Babic 	tcke = 3;
1020552a848eSStefano Babic 	if (lpddr2_cfg->mem_speed == 333)
1021552a848eSStefano Babic 		tfaw = DIV_ROUND_UP(60000, clkper) - 1;
1022552a848eSStefano Babic 	else
1023552a848eSStefano Babic 		tfaw = DIV_ROUND_UP(50000, clkper) - 1;
1024552a848eSStefano Babic 	trrd = DIV_ROUND_UP(10000, clkper) - 1;
1025552a848eSStefano Babic 
1026552a848eSStefano Babic 	/* tckesr for LPDDR2 */
1027552a848eSStefano Babic 	tcksre = DIV_ROUND_UP(15000, clkper);
1028552a848eSStefano Babic 	tcksrx = tcksre;
1029552a848eSStefano Babic 	twr  = DIV_ROUND_UP(15000, clkper) - 1;
1030552a848eSStefano Babic 	/*
1031552a848eSStefano Babic 	 * tMRR: 2, tMRW: 5
1032552a848eSStefano Babic 	 * tMRD should be set to max(tMRR, tMRW)
1033552a848eSStefano Babic 	 */
1034552a848eSStefano Babic 	tmrd = 5;
1035552a848eSStefano Babic 	tras = DIV_ROUND_UP(lpddr2_cfg->trasmin, clkper / 10) - 1;
1036552a848eSStefano Babic 	/* LPDDR2 mode use tRCD_LP filed in MDCFG3. */
1037552a848eSStefano Babic 	trcd_lp = DIV_ROUND_UP(lpddr2_cfg->trcd_lp, clkper / 10) - 1;
1038552a848eSStefano Babic 	trc_lp = DIV_ROUND_UP(lpddr2_cfg->trasmin + lpddr2_cfg->trppb_lp,
1039552a848eSStefano Babic 			      clkper / 10) - 1;
1040552a848eSStefano Babic 	trppb_lp = DIV_ROUND_UP(lpddr2_cfg->trppb_lp, clkper / 10) - 1;
1041552a848eSStefano Babic 	trpab_lp = DIV_ROUND_UP(lpddr2_cfg->trpab_lp, clkper / 10) - 1;
1042552a848eSStefano Babic 	/* To LPDDR2, CL in MDCFG0 refers to RL */
1043552a848eSStefano Babic 	tcl = lpddr2_rl(lpddr2_cfg->mem_speed) - 3;
1044552a848eSStefano Babic 	twtr = DIV_ROUND_UP(7500, clkper) - 1;
1045552a848eSStefano Babic 	trtp = DIV_ROUND_UP(7500, clkper) - 1;
1046552a848eSStefano Babic 
1047552a848eSStefano Babic 	cs0_end = 4 * sysinfo->cs_density - 1;
1048552a848eSStefano Babic 
1049552a848eSStefano Babic 	debug("density:%d Gb (%d Gb per chip)\n",
1050552a848eSStefano Babic 	      sysinfo->cs_density, lpddr2_cfg->density);
1051552a848eSStefano Babic 	debug("clock: %dMHz (%d ps)\n", clock, clkper);
1052552a848eSStefano Babic 	debug("memspd:%d\n", lpddr2_cfg->mem_speed);
1053552a848eSStefano Babic 	debug("trcd_lp=%d\n", trcd_lp);
1054552a848eSStefano Babic 	debug("trppb_lp=%d\n", trppb_lp);
1055552a848eSStefano Babic 	debug("trpab_lp=%d\n", trpab_lp);
1056552a848eSStefano Babic 	debug("trc_lp=%d\n", trc_lp);
1057552a848eSStefano Babic 	debug("tcke=%d\n", tcke);
1058552a848eSStefano Babic 	debug("tcksrx=%d\n", tcksrx);
1059552a848eSStefano Babic 	debug("tcksre=%d\n", tcksre);
1060552a848eSStefano Babic 	debug("trfc=%d\n", trfc);
1061552a848eSStefano Babic 	debug("txsr=%d\n", txsr);
1062552a848eSStefano Babic 	debug("txp=%d\n", txp);
1063552a848eSStefano Babic 	debug("tfaw=%d\n", tfaw);
1064552a848eSStefano Babic 	debug("tcl=%d\n", tcl);
1065552a848eSStefano Babic 	debug("tras=%d\n", tras);
1066552a848eSStefano Babic 	debug("twr=%d\n", twr);
1067552a848eSStefano Babic 	debug("tmrd=%d\n", tmrd);
1068552a848eSStefano Babic 	debug("twl=%d\n", twl);
1069552a848eSStefano Babic 	debug("trtp=%d\n", trtp);
1070552a848eSStefano Babic 	debug("twtr=%d\n", twtr);
1071552a848eSStefano Babic 	debug("trrd=%d\n", trrd);
1072552a848eSStefano Babic 	debug("cs0_end=%d\n", cs0_end);
1073552a848eSStefano Babic 	debug("ncs=%d\n", sysinfo->ncs);
1074552a848eSStefano Babic 
1075552a848eSStefano Babic 	/*
1076552a848eSStefano Babic 	 * board-specific configuration:
1077552a848eSStefano Babic 	 *  These values are determined empirically and vary per board layout
1078552a848eSStefano Babic 	 */
1079552a848eSStefano Babic 	mmdc0->mpwldectrl0 = calib->p0_mpwldectrl0;
1080552a848eSStefano Babic 	mmdc0->mpwldectrl1 = calib->p0_mpwldectrl1;
1081552a848eSStefano Babic 	mmdc0->mpdgctrl0 = calib->p0_mpdgctrl0;
1082552a848eSStefano Babic 	mmdc0->mpdgctrl1 = calib->p0_mpdgctrl1;
1083552a848eSStefano Babic 	mmdc0->mprddlctl = calib->p0_mprddlctl;
1084552a848eSStefano Babic 	mmdc0->mpwrdlctl = calib->p0_mpwrdlctl;
1085552a848eSStefano Babic 	mmdc0->mpzqlp2ctl = calib->mpzqlp2ctl;
1086552a848eSStefano Babic 
1087552a848eSStefano Babic 	/* Read data DQ Byte0-3 delay */
1088552a848eSStefano Babic 	mmdc0->mprddqby0dl = 0x33333333;
1089552a848eSStefano Babic 	mmdc0->mprddqby1dl = 0x33333333;
1090552a848eSStefano Babic 	if (sysinfo->dsize > 0) {
1091552a848eSStefano Babic 		mmdc0->mprddqby2dl = 0x33333333;
1092552a848eSStefano Babic 		mmdc0->mprddqby3dl = 0x33333333;
1093552a848eSStefano Babic 	}
1094552a848eSStefano Babic 
1095552a848eSStefano Babic 	/* Write data DQ Byte0-3 delay */
1096552a848eSStefano Babic 	mmdc0->mpwrdqby0dl = 0xf3333333;
1097552a848eSStefano Babic 	mmdc0->mpwrdqby1dl = 0xf3333333;
1098552a848eSStefano Babic 	if (sysinfo->dsize > 0) {
1099552a848eSStefano Babic 		mmdc0->mpwrdqby2dl = 0xf3333333;
1100552a848eSStefano Babic 		mmdc0->mpwrdqby3dl = 0xf3333333;
1101552a848eSStefano Babic 	}
1102552a848eSStefano Babic 
1103552a848eSStefano Babic 	/*
1104552a848eSStefano Babic 	 * In LPDDR2 mode this register should be cleared,
1105552a848eSStefano Babic 	 * so no termination will be activated.
1106552a848eSStefano Babic 	 */
1107552a848eSStefano Babic 	mmdc0->mpodtctrl = 0;
1108552a848eSStefano Babic 
1109552a848eSStefano Babic 	/* complete calibration */
1110552a848eSStefano Babic 	val = (1 << 11); /* Force measurement on delay-lines */
1111552a848eSStefano Babic 	mmdc0->mpmur0 = val;
1112552a848eSStefano Babic 
1113552a848eSStefano Babic 	/* Step 1: configuration request */
1114552a848eSStefano Babic 	mmdc0->mdscr = (u32)(1 << 15); /* config request */
1115552a848eSStefano Babic 
1116552a848eSStefano Babic 	/* Step 2: Timing configuration */
1117552a848eSStefano Babic 	mmdc0->mdcfg0 = (trfc << 24) | (txsr << 16) | (txp << 13) |
1118552a848eSStefano Babic 			(tfaw << 4) | tcl;
1119552a848eSStefano Babic 	mmdc0->mdcfg1 = (tras << 16) | (twr << 9) | (tmrd << 5) | twl;
1120552a848eSStefano Babic 	mmdc0->mdcfg2 = (trtp << 6) | (twtr << 3) | trrd;
1121552a848eSStefano Babic 	mmdc0->mdcfg3lp = (trc_lp << 16) | (trcd_lp << 8) |
1122552a848eSStefano Babic 			  (trppb_lp << 4) | trpab_lp;
1123552a848eSStefano Babic 	mmdc0->mdotc = 0;
1124552a848eSStefano Babic 
1125552a848eSStefano Babic 	mmdc0->mdasp = cs0_end; /* CS addressing */
1126552a848eSStefano Babic 
1127552a848eSStefano Babic 	/* Step 3: Configure DDR type */
1128552a848eSStefano Babic 	mmdc0->mdmisc = (sysinfo->cs1_mirror << 19) | (sysinfo->walat << 16) |
1129552a848eSStefano Babic 			(sysinfo->bi_on << 12) | (sysinfo->mif3_mode << 9) |
1130552a848eSStefano Babic 			(sysinfo->ralat << 6) | (1 << 3);
1131552a848eSStefano Babic 
1132552a848eSStefano Babic 	/* Step 4: Configure delay while leaving reset */
1133552a848eSStefano Babic 	mmdc0->mdor = (sysinfo->sde_to_rst << 8) |
1134552a848eSStefano Babic 		      (sysinfo->rst_to_cke << 0);
1135552a848eSStefano Babic 
1136552a848eSStefano Babic 	/* Step 5: Configure DDR physical parameters (density and burst len) */
1137552a848eSStefano Babic 	coladdr = lpddr2_cfg->coladdr;
1138552a848eSStefano Babic 	if (lpddr2_cfg->coladdr == 8)		/* 8-bit COL is 0x3 */
1139552a848eSStefano Babic 		coladdr += 4;
1140552a848eSStefano Babic 	else if (lpddr2_cfg->coladdr == 12)	/* 12-bit COL is 0x4 */
1141552a848eSStefano Babic 		coladdr += 1;
1142552a848eSStefano Babic 	mmdc0->mdctl =  (lpddr2_cfg->rowaddr - 11) << 24 |	/* ROW */
1143552a848eSStefano Babic 			(coladdr - 9) << 20 |			/* COL */
1144552a848eSStefano Babic 			(0 << 19) |	/* Burst Length = 4 for LPDDR2 */
1145552a848eSStefano Babic 			(sysinfo->dsize << 16);	/* DDR data bus size */
1146552a848eSStefano Babic 
1147552a848eSStefano Babic 	/* Step 6: Perform ZQ calibration */
1148552a848eSStefano Babic 	val = 0xa1390003; /* one-time HW ZQ calib */
1149552a848eSStefano Babic 	mmdc0->mpzqhwctrl = val;
1150552a848eSStefano Babic 
1151552a848eSStefano Babic 	/* Step 7: Enable MMDC with desired chip select */
1152552a848eSStefano Babic 	mmdc0->mdctl |= (1 << 31) |			     /* SDE_0 for CS0 */
1153552a848eSStefano Babic 			((sysinfo->ncs == 2) ? 1 : 0) << 30; /* SDE_1 for CS1 */
1154552a848eSStefano Babic 
1155552a848eSStefano Babic 	/* Step 8: Write Mode Registers to Init LPDDR2 devices */
1156552a848eSStefano Babic 	for (cs = 0; cs < sysinfo->ncs; cs++) {
1157552a848eSStefano Babic 		/* MR63: reset */
1158552a848eSStefano Babic 		mmdc0->mdscr = MR(63, 0, 3, cs);
1159552a848eSStefano Babic 		/* MR10: calibration,
1160552a848eSStefano Babic 		 * 0xff is calibration command after intilization.
1161552a848eSStefano Babic 		 */
1162552a848eSStefano Babic 		val = 0xA | (0xff << 8);
1163552a848eSStefano Babic 		mmdc0->mdscr = MR(val, 0, 3, cs);
1164552a848eSStefano Babic 		/* MR1 */
1165552a848eSStefano Babic 		val = 0x1 | (0x82 << 8);
1166552a848eSStefano Babic 		mmdc0->mdscr = MR(val, 0, 3, cs);
1167552a848eSStefano Babic 		/* MR2 */
1168552a848eSStefano Babic 		val = 0x2 | (0x04 << 8);
1169552a848eSStefano Babic 		mmdc0->mdscr = MR(val, 0, 3, cs);
1170552a848eSStefano Babic 		/* MR3 */
1171552a848eSStefano Babic 		val = 0x3 | (0x02 << 8);
1172552a848eSStefano Babic 		mmdc0->mdscr = MR(val, 0, 3, cs);
1173552a848eSStefano Babic 	}
1174552a848eSStefano Babic 
1175552a848eSStefano Babic 	/* Step 10: Power down control and self-refresh */
1176552a848eSStefano Babic 	mmdc0->mdpdc = (tcke & 0x7) << 16 |
1177552a848eSStefano Babic 			5            << 12 |  /* PWDT_1: 256 cycles */
1178552a848eSStefano Babic 			5            <<  8 |  /* PWDT_0: 256 cycles */
1179552a848eSStefano Babic 			1            <<  6 |  /* BOTH_CS_PD */
1180552a848eSStefano Babic 			(tcksrx & 0x7) << 3 |
1181552a848eSStefano Babic 			(tcksre & 0x7);
1182552a848eSStefano Babic 	mmdc0->mapsr = 0x00001006; /* ADOPT power down enabled */
1183552a848eSStefano Babic 
1184552a848eSStefano Babic 	/* Step 11: Configure ZQ calibration: one-time and periodic 1ms */
1185552a848eSStefano Babic 	val = 0xa1310003;
1186552a848eSStefano Babic 	mmdc0->mpzqhwctrl = val;
1187552a848eSStefano Babic 
1188552a848eSStefano Babic 	/* Step 12: Configure and activate periodic refresh */
1189552a848eSStefano Babic 	mmdc0->mdref = (sysinfo->refsel << 14) | (sysinfo->refr << 11);
1190552a848eSStefano Babic 
1191552a848eSStefano Babic 	/* Step 13: Deassert config request - init complete */
1192552a848eSStefano Babic 	mmdc0->mdscr = 0x00000000;
1193552a848eSStefano Babic 
1194552a848eSStefano Babic 	/* wait for auto-ZQ calibration to complete */
1195552a848eSStefano Babic 	mdelay(1);
1196552a848eSStefano Babic }
1197552a848eSStefano Babic 
mx6_ddr3_cfg(const struct mx6_ddr_sysinfo * sysinfo,const struct mx6_mmdc_calibration * calib,const struct mx6_ddr3_cfg * ddr3_cfg)1198552a848eSStefano Babic void mx6_ddr3_cfg(const struct mx6_ddr_sysinfo *sysinfo,
1199552a848eSStefano Babic 		  const struct mx6_mmdc_calibration *calib,
1200552a848eSStefano Babic 		  const struct mx6_ddr3_cfg *ddr3_cfg)
1201552a848eSStefano Babic {
1202552a848eSStefano Babic 	volatile struct mmdc_p_regs *mmdc0;
1203552a848eSStefano Babic 	volatile struct mmdc_p_regs *mmdc1;
1204552a848eSStefano Babic 	u32 val;
1205552a848eSStefano Babic 	u8 tcke, tcksrx, tcksre, txpdll, taofpd, taonpd, trrd;
1206552a848eSStefano Babic 	u8 todtlon, taxpd, tanpd, tcwl, txp, tfaw, tcl;
1207552a848eSStefano Babic 	u8 todt_idle_off = 0x4; /* from DDR3 Script Aid spreadsheet */
1208552a848eSStefano Babic 	u16 trcd, trc, tras, twr, tmrd, trtp, trp, twtr, trfc, txs, txpr;
1209552a848eSStefano Babic 	u16 cs0_end;
1210552a848eSStefano Babic 	u16 tdllk = 0x1ff; /* DLL locking time: 512 cycles (JEDEC DDR3) */
1211552a848eSStefano Babic 	u8 coladdr;
1212552a848eSStefano Babic 	int clkper; /* clock period in picoseconds */
1213552a848eSStefano Babic 	int clock; /* clock freq in MHz */
1214552a848eSStefano Babic 	int cs;
1215552a848eSStefano Babic 	u16 mem_speed = ddr3_cfg->mem_speed;
1216552a848eSStefano Babic 
1217552a848eSStefano Babic 	mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
1218552a848eSStefano Babic 	if (!is_mx6sx() && !is_mx6ul() && !is_mx6sl())
1219552a848eSStefano Babic 		mmdc1 = (struct mmdc_p_regs *)MMDC_P1_BASE_ADDR;
1220552a848eSStefano Babic 
1221552a848eSStefano Babic 	/* Limit mem_speed for MX6D/MX6Q */
1222552a848eSStefano Babic 	if (is_mx6dq() || is_mx6dqp()) {
1223552a848eSStefano Babic 		if (mem_speed > 1066)
1224552a848eSStefano Babic 			mem_speed = 1066; /* 1066 MT/s */
1225552a848eSStefano Babic 
1226552a848eSStefano Babic 		tcwl = 4;
1227552a848eSStefano Babic 	}
1228552a848eSStefano Babic 	/* Limit mem_speed for MX6S/MX6DL */
1229552a848eSStefano Babic 	else {
1230552a848eSStefano Babic 		if (mem_speed > 800)
1231552a848eSStefano Babic 			mem_speed = 800;  /* 800 MT/s */
1232552a848eSStefano Babic 
1233552a848eSStefano Babic 		tcwl = 3;
1234552a848eSStefano Babic 	}
1235552a848eSStefano Babic 
1236552a848eSStefano Babic 	clock = mem_speed / 2;
1237552a848eSStefano Babic 	/*
1238552a848eSStefano Babic 	 * Data rate of 1066 MT/s requires 533 MHz DDR3 clock, but MX6D/Q supports
1239552a848eSStefano Babic 	 * up to 528 MHz, so reduce the clock to fit chip specs
1240552a848eSStefano Babic 	 */
1241552a848eSStefano Babic 	if (is_mx6dq() || is_mx6dqp()) {
1242552a848eSStefano Babic 		if (clock > 528)
1243552a848eSStefano Babic 			clock = 528; /* 528 MHz */
1244552a848eSStefano Babic 	}
1245552a848eSStefano Babic 
1246552a848eSStefano Babic 	clkper = (1000 * 1000) / clock; /* pico seconds */
1247552a848eSStefano Babic 	todtlon = tcwl;
1248552a848eSStefano Babic 	taxpd = tcwl;
1249552a848eSStefano Babic 	tanpd = tcwl;
1250552a848eSStefano Babic 
1251552a848eSStefano Babic 	switch (ddr3_cfg->density) {
1252552a848eSStefano Babic 	case 1: /* 1Gb per chip */
1253552a848eSStefano Babic 		trfc = DIV_ROUND_UP(110000, clkper) - 1;
1254552a848eSStefano Babic 		txs = DIV_ROUND_UP(120000, clkper) - 1;
1255552a848eSStefano Babic 		break;
1256552a848eSStefano Babic 	case 2: /* 2Gb per chip */
1257552a848eSStefano Babic 		trfc = DIV_ROUND_UP(160000, clkper) - 1;
1258552a848eSStefano Babic 		txs = DIV_ROUND_UP(170000, clkper) - 1;
1259552a848eSStefano Babic 		break;
1260552a848eSStefano Babic 	case 4: /* 4Gb per chip */
1261552a848eSStefano Babic 		trfc = DIV_ROUND_UP(260000, clkper) - 1;
1262552a848eSStefano Babic 		txs = DIV_ROUND_UP(270000, clkper) - 1;
1263552a848eSStefano Babic 		break;
1264552a848eSStefano Babic 	case 8: /* 8Gb per chip */
1265552a848eSStefano Babic 		trfc = DIV_ROUND_UP(350000, clkper) - 1;
1266552a848eSStefano Babic 		txs = DIV_ROUND_UP(360000, clkper) - 1;
1267552a848eSStefano Babic 		break;
1268552a848eSStefano Babic 	default:
1269552a848eSStefano Babic 		/* invalid density */
1270552a848eSStefano Babic 		puts("invalid chip density\n");
1271552a848eSStefano Babic 		hang();
1272552a848eSStefano Babic 		break;
1273552a848eSStefano Babic 	}
1274552a848eSStefano Babic 	txpr = txs;
1275552a848eSStefano Babic 
1276552a848eSStefano Babic 	switch (mem_speed) {
1277552a848eSStefano Babic 	case 800:
1278552a848eSStefano Babic 		txp = DIV_ROUND_UP(max(3 * clkper, 7500), clkper) - 1;
1279552a848eSStefano Babic 		tcke = DIV_ROUND_UP(max(3 * clkper, 7500), clkper) - 1;
1280552a848eSStefano Babic 		if (ddr3_cfg->pagesz == 1) {
1281552a848eSStefano Babic 			tfaw = DIV_ROUND_UP(40000, clkper) - 1;
1282552a848eSStefano Babic 			trrd = DIV_ROUND_UP(max(4 * clkper, 10000), clkper) - 1;
1283552a848eSStefano Babic 		} else {
1284552a848eSStefano Babic 			tfaw = DIV_ROUND_UP(50000, clkper) - 1;
1285552a848eSStefano Babic 			trrd = DIV_ROUND_UP(max(4 * clkper, 10000), clkper) - 1;
1286552a848eSStefano Babic 		}
1287552a848eSStefano Babic 		break;
1288552a848eSStefano Babic 	case 1066:
1289552a848eSStefano Babic 		txp = DIV_ROUND_UP(max(3 * clkper, 7500), clkper) - 1;
1290552a848eSStefano Babic 		tcke = DIV_ROUND_UP(max(3 * clkper, 5625), clkper) - 1;
1291552a848eSStefano Babic 		if (ddr3_cfg->pagesz == 1) {
1292552a848eSStefano Babic 			tfaw = DIV_ROUND_UP(37500, clkper) - 1;
1293552a848eSStefano Babic 			trrd = DIV_ROUND_UP(max(4 * clkper, 7500), clkper) - 1;
1294552a848eSStefano Babic 		} else {
1295552a848eSStefano Babic 			tfaw = DIV_ROUND_UP(50000, clkper) - 1;
1296552a848eSStefano Babic 			trrd = DIV_ROUND_UP(max(4 * clkper, 10000), clkper) - 1;
1297552a848eSStefano Babic 		}
1298552a848eSStefano Babic 		break;
1299552a848eSStefano Babic 	default:
1300552a848eSStefano Babic 		puts("invalid memory speed\n");
1301552a848eSStefano Babic 		hang();
1302552a848eSStefano Babic 		break;
1303552a848eSStefano Babic 	}
1304552a848eSStefano Babic 	txpdll = DIV_ROUND_UP(max(10 * clkper, 24000), clkper) - 1;
1305552a848eSStefano Babic 	tcksre = DIV_ROUND_UP(max(5 * clkper, 10000), clkper);
1306552a848eSStefano Babic 	taonpd = DIV_ROUND_UP(2000, clkper) - 1;
1307552a848eSStefano Babic 	tcksrx = tcksre;
1308552a848eSStefano Babic 	taofpd = taonpd;
1309552a848eSStefano Babic 	twr  = DIV_ROUND_UP(15000, clkper) - 1;
1310552a848eSStefano Babic 	tmrd = DIV_ROUND_UP(max(12 * clkper, 15000), clkper) - 1;
1311552a848eSStefano Babic 	trc  = DIV_ROUND_UP(ddr3_cfg->trcmin, clkper / 10) - 1;
1312552a848eSStefano Babic 	tras = DIV_ROUND_UP(ddr3_cfg->trasmin, clkper / 10) - 1;
1313552a848eSStefano Babic 	tcl  = DIV_ROUND_UP(ddr3_cfg->trcd, clkper / 10) - 3;
1314552a848eSStefano Babic 	trp  = DIV_ROUND_UP(ddr3_cfg->trcd, clkper / 10) - 1;
1315552a848eSStefano Babic 	twtr = ROUND(max(4 * clkper, 7500) / clkper, 1) - 1;
1316552a848eSStefano Babic 	trcd = trp;
1317552a848eSStefano Babic 	trtp = twtr;
1318552a848eSStefano Babic 	cs0_end = 4 * sysinfo->cs_density - 1;
1319552a848eSStefano Babic 
1320552a848eSStefano Babic 	debug("density:%d Gb (%d Gb per chip)\n",
1321552a848eSStefano Babic 	      sysinfo->cs_density, ddr3_cfg->density);
1322552a848eSStefano Babic 	debug("clock: %dMHz (%d ps)\n", clock, clkper);
1323552a848eSStefano Babic 	debug("memspd:%d\n", mem_speed);
1324552a848eSStefano Babic 	debug("tcke=%d\n", tcke);
1325552a848eSStefano Babic 	debug("tcksrx=%d\n", tcksrx);
1326552a848eSStefano Babic 	debug("tcksre=%d\n", tcksre);
1327552a848eSStefano Babic 	debug("taofpd=%d\n", taofpd);
1328552a848eSStefano Babic 	debug("taonpd=%d\n", taonpd);
1329552a848eSStefano Babic 	debug("todtlon=%d\n", todtlon);
1330552a848eSStefano Babic 	debug("tanpd=%d\n", tanpd);
1331552a848eSStefano Babic 	debug("taxpd=%d\n", taxpd);
1332552a848eSStefano Babic 	debug("trfc=%d\n", trfc);
1333552a848eSStefano Babic 	debug("txs=%d\n", txs);
1334552a848eSStefano Babic 	debug("txp=%d\n", txp);
1335552a848eSStefano Babic 	debug("txpdll=%d\n", txpdll);
1336552a848eSStefano Babic 	debug("tfaw=%d\n", tfaw);
1337552a848eSStefano Babic 	debug("tcl=%d\n", tcl);
1338552a848eSStefano Babic 	debug("trcd=%d\n", trcd);
1339552a848eSStefano Babic 	debug("trp=%d\n", trp);
1340552a848eSStefano Babic 	debug("trc=%d\n", trc);
1341552a848eSStefano Babic 	debug("tras=%d\n", tras);
1342552a848eSStefano Babic 	debug("twr=%d\n", twr);
1343552a848eSStefano Babic 	debug("tmrd=%d\n", tmrd);
1344552a848eSStefano Babic 	debug("tcwl=%d\n", tcwl);
1345552a848eSStefano Babic 	debug("tdllk=%d\n", tdllk);
1346552a848eSStefano Babic 	debug("trtp=%d\n", trtp);
1347552a848eSStefano Babic 	debug("twtr=%d\n", twtr);
1348552a848eSStefano Babic 	debug("trrd=%d\n", trrd);
1349552a848eSStefano Babic 	debug("txpr=%d\n", txpr);
1350552a848eSStefano Babic 	debug("cs0_end=%d\n", cs0_end);
1351552a848eSStefano Babic 	debug("ncs=%d\n", sysinfo->ncs);
1352552a848eSStefano Babic 	debug("Rtt_wr=%d\n", sysinfo->rtt_wr);
1353552a848eSStefano Babic 	debug("Rtt_nom=%d\n", sysinfo->rtt_nom);
1354552a848eSStefano Babic 	debug("SRT=%d\n", ddr3_cfg->SRT);
1355552a848eSStefano Babic 	debug("twr=%d\n", twr);
1356552a848eSStefano Babic 
1357552a848eSStefano Babic 	/*
1358552a848eSStefano Babic 	 * board-specific configuration:
1359552a848eSStefano Babic 	 *  These values are determined empirically and vary per board layout
1360552a848eSStefano Babic 	 *  see:
1361552a848eSStefano Babic 	 *   appnote, ddr3 spreadsheet
1362552a848eSStefano Babic 	 */
1363552a848eSStefano Babic 	mmdc0->mpwldectrl0 = calib->p0_mpwldectrl0;
1364552a848eSStefano Babic 	mmdc0->mpwldectrl1 = calib->p0_mpwldectrl1;
1365552a848eSStefano Babic 	mmdc0->mpdgctrl0 = calib->p0_mpdgctrl0;
1366552a848eSStefano Babic 	mmdc0->mpdgctrl1 = calib->p0_mpdgctrl1;
1367552a848eSStefano Babic 	mmdc0->mprddlctl = calib->p0_mprddlctl;
1368552a848eSStefano Babic 	mmdc0->mpwrdlctl = calib->p0_mpwrdlctl;
1369552a848eSStefano Babic 	if (sysinfo->dsize > 1) {
1370552a848eSStefano Babic 		MMDC1(mpwldectrl0, calib->p1_mpwldectrl0);
1371552a848eSStefano Babic 		MMDC1(mpwldectrl1, calib->p1_mpwldectrl1);
1372552a848eSStefano Babic 		MMDC1(mpdgctrl0, calib->p1_mpdgctrl0);
1373552a848eSStefano Babic 		MMDC1(mpdgctrl1, calib->p1_mpdgctrl1);
1374552a848eSStefano Babic 		MMDC1(mprddlctl, calib->p1_mprddlctl);
1375552a848eSStefano Babic 		MMDC1(mpwrdlctl, calib->p1_mpwrdlctl);
1376552a848eSStefano Babic 	}
1377552a848eSStefano Babic 
1378552a848eSStefano Babic 	/* Read data DQ Byte0-3 delay */
1379552a848eSStefano Babic 	mmdc0->mprddqby0dl = 0x33333333;
1380552a848eSStefano Babic 	mmdc0->mprddqby1dl = 0x33333333;
1381552a848eSStefano Babic 	if (sysinfo->dsize > 0) {
1382552a848eSStefano Babic 		mmdc0->mprddqby2dl = 0x33333333;
1383552a848eSStefano Babic 		mmdc0->mprddqby3dl = 0x33333333;
1384552a848eSStefano Babic 	}
1385552a848eSStefano Babic 
1386552a848eSStefano Babic 	if (sysinfo->dsize > 1) {
1387552a848eSStefano Babic 		MMDC1(mprddqby0dl, 0x33333333);
1388552a848eSStefano Babic 		MMDC1(mprddqby1dl, 0x33333333);
1389552a848eSStefano Babic 		MMDC1(mprddqby2dl, 0x33333333);
1390552a848eSStefano Babic 		MMDC1(mprddqby3dl, 0x33333333);
1391552a848eSStefano Babic 	}
1392552a848eSStefano Babic 
1393552a848eSStefano Babic 	/* MMDC Termination: rtt_nom:2 RZQ/2(120ohm), rtt_nom:1 RZQ/4(60ohm) */
1394552a848eSStefano Babic 	val = (sysinfo->rtt_nom == 2) ? 0x00011117 : 0x00022227;
1395552a848eSStefano Babic 	mmdc0->mpodtctrl = val;
1396552a848eSStefano Babic 	if (sysinfo->dsize > 1)
1397552a848eSStefano Babic 		MMDC1(mpodtctrl, val);
1398552a848eSStefano Babic 
1399552a848eSStefano Babic 	/* complete calibration */
1400552a848eSStefano Babic 	val = (1 << 11); /* Force measurement on delay-lines */
1401552a848eSStefano Babic 	mmdc0->mpmur0 = val;
1402552a848eSStefano Babic 	if (sysinfo->dsize > 1)
1403552a848eSStefano Babic 		MMDC1(mpmur0, val);
1404552a848eSStefano Babic 
1405552a848eSStefano Babic 	/* Step 1: configuration request */
1406552a848eSStefano Babic 	mmdc0->mdscr = (u32)(1 << 15); /* config request */
1407552a848eSStefano Babic 
1408552a848eSStefano Babic 	/* Step 2: Timing configuration */
1409552a848eSStefano Babic 	mmdc0->mdcfg0 = (trfc << 24) | (txs << 16) | (txp << 13) |
1410552a848eSStefano Babic 			(txpdll << 9) | (tfaw << 4) | tcl;
1411552a848eSStefano Babic 	mmdc0->mdcfg1 = (trcd << 29) | (trp << 26) | (trc << 21) |
1412552a848eSStefano Babic 			(tras << 16) | (1 << 15) /* trpa */ |
1413552a848eSStefano Babic 			(twr << 9) | (tmrd << 5) | tcwl;
1414552a848eSStefano Babic 	mmdc0->mdcfg2 = (tdllk << 16) | (trtp << 6) | (twtr << 3) | trrd;
1415552a848eSStefano Babic 	mmdc0->mdotc = (taofpd << 27) | (taonpd << 24) | (tanpd << 20) |
1416552a848eSStefano Babic 		       (taxpd << 16) | (todtlon << 12) | (todt_idle_off << 4);
1417552a848eSStefano Babic 	mmdc0->mdasp = cs0_end; /* CS addressing */
1418552a848eSStefano Babic 
1419552a848eSStefano Babic 	/* Step 3: Configure DDR type */
1420552a848eSStefano Babic 	mmdc0->mdmisc = (sysinfo->cs1_mirror << 19) | (sysinfo->walat << 16) |
1421552a848eSStefano Babic 			(sysinfo->bi_on << 12) | (sysinfo->mif3_mode << 9) |
1422552a848eSStefano Babic 			(sysinfo->ralat << 6);
1423552a848eSStefano Babic 
1424552a848eSStefano Babic 	/* Step 4: Configure delay while leaving reset */
1425552a848eSStefano Babic 	mmdc0->mdor = (txpr << 16) | (sysinfo->sde_to_rst << 8) |
1426552a848eSStefano Babic 		      (sysinfo->rst_to_cke << 0);
1427552a848eSStefano Babic 
1428552a848eSStefano Babic 	/* Step 5: Configure DDR physical parameters (density and burst len) */
1429552a848eSStefano Babic 	coladdr = ddr3_cfg->coladdr;
1430552a848eSStefano Babic 	if (ddr3_cfg->coladdr == 8)		/* 8-bit COL is 0x3 */
1431552a848eSStefano Babic 		coladdr += 4;
1432552a848eSStefano Babic 	else if (ddr3_cfg->coladdr == 12)	/* 12-bit COL is 0x4 */
1433552a848eSStefano Babic 		coladdr += 1;
1434552a848eSStefano Babic 	mmdc0->mdctl =  (ddr3_cfg->rowaddr - 11) << 24 |	/* ROW */
1435552a848eSStefano Babic 			(coladdr - 9) << 20 |			/* COL */
1436552a848eSStefano Babic 			(1 << 19) |		/* Burst Length = 8 for DDR3 */
1437552a848eSStefano Babic 			(sysinfo->dsize << 16);		/* DDR data bus size */
1438552a848eSStefano Babic 
1439552a848eSStefano Babic 	/* Step 6: Perform ZQ calibration */
1440552a848eSStefano Babic 	val = 0xa1390001; /* one-time HW ZQ calib */
1441552a848eSStefano Babic 	mmdc0->mpzqhwctrl = val;
1442552a848eSStefano Babic 	if (sysinfo->dsize > 1)
1443552a848eSStefano Babic 		MMDC1(mpzqhwctrl, val);
1444552a848eSStefano Babic 
1445552a848eSStefano Babic 	/* Step 7: Enable MMDC with desired chip select */
1446552a848eSStefano Babic 	mmdc0->mdctl |= (1 << 31) |			     /* SDE_0 for CS0 */
1447552a848eSStefano Babic 			((sysinfo->ncs == 2) ? 1 : 0) << 30; /* SDE_1 for CS1 */
1448552a848eSStefano Babic 
1449552a848eSStefano Babic 	/* Step 8: Write Mode Registers to Init DDR3 devices */
1450552a848eSStefano Babic 	for (cs = 0; cs < sysinfo->ncs; cs++) {
1451552a848eSStefano Babic 		/* MR2 */
1452552a848eSStefano Babic 		val = (sysinfo->rtt_wr & 3) << 9 | (ddr3_cfg->SRT & 1) << 7 |
1453552a848eSStefano Babic 		      ((tcwl - 3) & 3) << 3;
1454552a848eSStefano Babic 		debug("MR2 CS%d: 0x%08x\n", cs, (u32)MR(val, 2, 3, cs));
1455552a848eSStefano Babic 		mmdc0->mdscr = MR(val, 2, 3, cs);
1456552a848eSStefano Babic 		/* MR3 */
1457552a848eSStefano Babic 		debug("MR3 CS%d: 0x%08x\n", cs, (u32)MR(0, 3, 3, cs));
1458552a848eSStefano Babic 		mmdc0->mdscr = MR(0, 3, 3, cs);
1459552a848eSStefano Babic 		/* MR1 */
1460552a848eSStefano Babic 		val = ((sysinfo->rtt_nom & 1) ? 1 : 0) << 2 |
1461552a848eSStefano Babic 		      ((sysinfo->rtt_nom & 2) ? 1 : 0) << 6;
1462552a848eSStefano Babic 		debug("MR1 CS%d: 0x%08x\n", cs, (u32)MR(val, 1, 3, cs));
1463552a848eSStefano Babic 		mmdc0->mdscr = MR(val, 1, 3, cs);
1464552a848eSStefano Babic 		/* MR0 */
1465552a848eSStefano Babic 		val = ((tcl - 1) << 4) |	/* CAS */
1466552a848eSStefano Babic 		      (1 << 8)   |		/* DLL Reset */
1467552a848eSStefano Babic 		      ((twr - 3) << 9) |	/* Write Recovery */
1468552a848eSStefano Babic 		      (sysinfo->pd_fast_exit << 12); /* Precharge PD PLL on */
1469552a848eSStefano Babic 		debug("MR0 CS%d: 0x%08x\n", cs, (u32)MR(val, 0, 3, cs));
1470552a848eSStefano Babic 		mmdc0->mdscr = MR(val, 0, 3, cs);
1471552a848eSStefano Babic 		/* ZQ calibration */
1472552a848eSStefano Babic 		val = (1 << 10);
1473552a848eSStefano Babic 		mmdc0->mdscr = MR(val, 0, 4, cs);
1474552a848eSStefano Babic 	}
1475552a848eSStefano Babic 
1476552a848eSStefano Babic 	/* Step 10: Power down control and self-refresh */
1477552a848eSStefano Babic 	mmdc0->mdpdc = (tcke & 0x7) << 16 |
1478552a848eSStefano Babic 			5            << 12 |  /* PWDT_1: 256 cycles */
1479552a848eSStefano Babic 			5            <<  8 |  /* PWDT_0: 256 cycles */
1480552a848eSStefano Babic 			1            <<  6 |  /* BOTH_CS_PD */
1481552a848eSStefano Babic 			(tcksrx & 0x7) << 3 |
1482552a848eSStefano Babic 			(tcksre & 0x7);
1483552a848eSStefano Babic 	if (!sysinfo->pd_fast_exit)
1484552a848eSStefano Babic 		mmdc0->mdpdc |= (1 << 7); /* SLOW_PD */
1485552a848eSStefano Babic 	mmdc0->mapsr = 0x00001006; /* ADOPT power down enabled */
1486552a848eSStefano Babic 
1487552a848eSStefano Babic 	/* Step 11: Configure ZQ calibration: one-time and periodic 1ms */
1488552a848eSStefano Babic 	val = 0xa1390003;
1489552a848eSStefano Babic 	mmdc0->mpzqhwctrl = val;
1490552a848eSStefano Babic 	if (sysinfo->dsize > 1)
1491552a848eSStefano Babic 		MMDC1(mpzqhwctrl, val);
1492552a848eSStefano Babic 
1493552a848eSStefano Babic 	/* Step 12: Configure and activate periodic refresh */
1494552a848eSStefano Babic 	mmdc0->mdref = (sysinfo->refsel << 14) | (sysinfo->refr << 11);
1495552a848eSStefano Babic 
1496552a848eSStefano Babic 	/* Step 13: Deassert config request - init complete */
1497552a848eSStefano Babic 	mmdc0->mdscr = 0x00000000;
1498552a848eSStefano Babic 
1499552a848eSStefano Babic 	/* wait for auto-ZQ calibration to complete */
1500552a848eSStefano Babic 	mdelay(1);
1501552a848eSStefano Babic }
1502552a848eSStefano Babic 
mmdc_read_calibration(struct mx6_ddr_sysinfo const * sysinfo,struct mx6_mmdc_calibration * calib)1503552a848eSStefano Babic void mmdc_read_calibration(struct mx6_ddr_sysinfo const *sysinfo,
1504552a848eSStefano Babic                            struct mx6_mmdc_calibration *calib)
1505552a848eSStefano Babic {
1506552a848eSStefano Babic 	struct mmdc_p_regs *mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
1507552a848eSStefano Babic 	struct mmdc_p_regs *mmdc1 = (struct mmdc_p_regs *)MMDC_P1_BASE_ADDR;
1508552a848eSStefano Babic 
1509552a848eSStefano Babic 	calib->p0_mpwldectrl0 = readl(&mmdc0->mpwldectrl0);
1510552a848eSStefano Babic 	calib->p0_mpwldectrl1 = readl(&mmdc0->mpwldectrl1);
1511552a848eSStefano Babic 	calib->p0_mpdgctrl0 = readl(&mmdc0->mpdgctrl0);
1512552a848eSStefano Babic 	calib->p0_mpdgctrl1 = readl(&mmdc0->mpdgctrl1);
1513552a848eSStefano Babic 	calib->p0_mprddlctl = readl(&mmdc0->mprddlctl);
1514552a848eSStefano Babic 	calib->p0_mpwrdlctl = readl(&mmdc0->mpwrdlctl);
1515552a848eSStefano Babic 
1516552a848eSStefano Babic 	if (sysinfo->dsize == 2) {
1517552a848eSStefano Babic 		calib->p1_mpwldectrl0 = readl(&mmdc1->mpwldectrl0);
1518552a848eSStefano Babic 		calib->p1_mpwldectrl1 = readl(&mmdc1->mpwldectrl1);
1519552a848eSStefano Babic 		calib->p1_mpdgctrl0 = readl(&mmdc1->mpdgctrl0);
1520552a848eSStefano Babic 		calib->p1_mpdgctrl1 = readl(&mmdc1->mpdgctrl1);
1521552a848eSStefano Babic 		calib->p1_mprddlctl = readl(&mmdc1->mprddlctl);
1522552a848eSStefano Babic 		calib->p1_mpwrdlctl = readl(&mmdc1->mpwrdlctl);
1523552a848eSStefano Babic 	}
1524552a848eSStefano Babic }
1525552a848eSStefano Babic 
mx6_dram_cfg(const struct mx6_ddr_sysinfo * sysinfo,const struct mx6_mmdc_calibration * calib,const void * ddr_cfg)1526552a848eSStefano Babic void mx6_dram_cfg(const struct mx6_ddr_sysinfo *sysinfo,
1527552a848eSStefano Babic 		  const struct mx6_mmdc_calibration *calib,
1528552a848eSStefano Babic 		  const void *ddr_cfg)
1529552a848eSStefano Babic {
1530552a848eSStefano Babic 	if (sysinfo->ddr_type == DDR_TYPE_DDR3) {
1531552a848eSStefano Babic 		mx6_ddr3_cfg(sysinfo, calib, ddr_cfg);
1532552a848eSStefano Babic 	} else if (sysinfo->ddr_type == DDR_TYPE_LPDDR2) {
1533552a848eSStefano Babic 		mx6_lpddr2_cfg(sysinfo, calib, ddr_cfg);
1534552a848eSStefano Babic 	} else {
1535552a848eSStefano Babic 		puts("Unsupported ddr type\n");
1536552a848eSStefano Babic 		hang();
1537552a848eSStefano Babic 	}
1538552a848eSStefano Babic }
1539