1*552a848eSStefano Babic /*
2*552a848eSStefano Babic * Based on the iomux-v3.c from Linux kernel:
3*552a848eSStefano Babic * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
4*552a848eSStefano Babic * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
5*552a848eSStefano Babic * <armlinux@phytec.de>
6*552a848eSStefano Babic *
7*552a848eSStefano Babic * Copyright (C) 2004-2011 Freescale Semiconductor, Inc.
8*552a848eSStefano Babic *
9*552a848eSStefano Babic * SPDX-License-Identifier: GPL-2.0+
10*552a848eSStefano Babic */
11*552a848eSStefano Babic #include <common.h>
12*552a848eSStefano Babic #include <asm/io.h>
13*552a848eSStefano Babic #include <asm/arch/imx-regs.h>
14*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
15*552a848eSStefano Babic #include <asm/mach-imx/sys_proto.h>
16*552a848eSStefano Babic
17*552a848eSStefano Babic static void *base = (void *)IOMUXC_BASE_ADDR;
18*552a848eSStefano Babic
19*552a848eSStefano Babic /*
20*552a848eSStefano Babic * configures a single pad in the iomuxer
21*552a848eSStefano Babic */
imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad)22*552a848eSStefano Babic void imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad)
23*552a848eSStefano Babic {
24*552a848eSStefano Babic u32 mux_ctrl_ofs = (pad & MUX_CTRL_OFS_MASK) >> MUX_CTRL_OFS_SHIFT;
25*552a848eSStefano Babic u32 mux_mode = (pad & MUX_MODE_MASK) >> MUX_MODE_SHIFT;
26*552a848eSStefano Babic u32 sel_input_ofs =
27*552a848eSStefano Babic (pad & MUX_SEL_INPUT_OFS_MASK) >> MUX_SEL_INPUT_OFS_SHIFT;
28*552a848eSStefano Babic u32 sel_input =
29*552a848eSStefano Babic (pad & MUX_SEL_INPUT_MASK) >> MUX_SEL_INPUT_SHIFT;
30*552a848eSStefano Babic u32 pad_ctrl_ofs =
31*552a848eSStefano Babic (pad & MUX_PAD_CTRL_OFS_MASK) >> MUX_PAD_CTRL_OFS_SHIFT;
32*552a848eSStefano Babic u32 pad_ctrl = (pad & MUX_PAD_CTRL_MASK) >> MUX_PAD_CTRL_SHIFT;
33*552a848eSStefano Babic
34*552a848eSStefano Babic #if defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL)
35*552a848eSStefano Babic /* Check whether LVE bit needs to be set */
36*552a848eSStefano Babic if (pad_ctrl & PAD_CTL_LVE) {
37*552a848eSStefano Babic pad_ctrl &= ~PAD_CTL_LVE;
38*552a848eSStefano Babic pad_ctrl |= PAD_CTL_LVE_BIT;
39*552a848eSStefano Babic }
40*552a848eSStefano Babic #endif
41*552a848eSStefano Babic
42*552a848eSStefano Babic #ifdef CONFIG_IOMUX_LPSR
43*552a848eSStefano Babic u32 lpsr = (pad & MUX_MODE_LPSR) >> MUX_MODE_SHIFT;
44*552a848eSStefano Babic
45*552a848eSStefano Babic #ifdef CONFIG_MX7
46*552a848eSStefano Babic if (lpsr == IOMUX_CONFIG_LPSR) {
47*552a848eSStefano Babic base = (void *)IOMUXC_LPSR_BASE_ADDR;
48*552a848eSStefano Babic mux_mode &= ~IOMUX_CONFIG_LPSR;
49*552a848eSStefano Babic /* set daisy chain sel_input */
50*552a848eSStefano Babic if (sel_input_ofs)
51*552a848eSStefano Babic sel_input_ofs += IOMUX_LPSR_SEL_INPUT_OFS;
52*552a848eSStefano Babic }
53*552a848eSStefano Babic #else
54*552a848eSStefano Babic if (is_mx6ull() || is_mx6sll()) {
55*552a848eSStefano Babic if (lpsr == IOMUX_CONFIG_LPSR) {
56*552a848eSStefano Babic base = (void *)IOMUXC_SNVS_BASE_ADDR;
57*552a848eSStefano Babic mux_mode &= ~IOMUX_CONFIG_LPSR;
58*552a848eSStefano Babic }
59*552a848eSStefano Babic }
60*552a848eSStefano Babic #endif
61*552a848eSStefano Babic #endif
62*552a848eSStefano Babic
63*552a848eSStefano Babic if (is_mx7() || is_mx6ull() || is_mx6sll() || mux_ctrl_ofs)
64*552a848eSStefano Babic __raw_writel(mux_mode, base + mux_ctrl_ofs);
65*552a848eSStefano Babic
66*552a848eSStefano Babic if (sel_input_ofs)
67*552a848eSStefano Babic __raw_writel(sel_input, base + sel_input_ofs);
68*552a848eSStefano Babic
69*552a848eSStefano Babic #ifdef CONFIG_IOMUX_SHARE_CONF_REG
70*552a848eSStefano Babic if (!(pad_ctrl & NO_PAD_CTRL))
71*552a848eSStefano Babic __raw_writel((mux_mode << PAD_MUX_MODE_SHIFT) | pad_ctrl,
72*552a848eSStefano Babic base + pad_ctrl_ofs);
73*552a848eSStefano Babic #else
74*552a848eSStefano Babic if (!(pad_ctrl & NO_PAD_CTRL) && pad_ctrl_ofs)
75*552a848eSStefano Babic __raw_writel(pad_ctrl, base + pad_ctrl_ofs);
76*552a848eSStefano Babic #if defined(CONFIG_MX6SLL)
77*552a848eSStefano Babic else if ((pad_ctrl & NO_PAD_CTRL) && pad_ctrl_ofs)
78*552a848eSStefano Babic clrbits_le32(base + pad_ctrl_ofs, PAD_CTL_IPD_BIT);
79*552a848eSStefano Babic #endif
80*552a848eSStefano Babic #endif
81*552a848eSStefano Babic
82*552a848eSStefano Babic #ifdef CONFIG_IOMUX_LPSR
83*552a848eSStefano Babic if (lpsr == IOMUX_CONFIG_LPSR)
84*552a848eSStefano Babic base = (void *)IOMUXC_BASE_ADDR;
85*552a848eSStefano Babic #endif
86*552a848eSStefano Babic
87*552a848eSStefano Babic }
88*552a848eSStefano Babic
89*552a848eSStefano Babic /* configures a list of pads within declared with IOMUX_PADS macro */
imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const * pad_list,unsigned count)90*552a848eSStefano Babic void imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const *pad_list,
91*552a848eSStefano Babic unsigned count)
92*552a848eSStefano Babic {
93*552a848eSStefano Babic iomux_v3_cfg_t const *p = pad_list;
94*552a848eSStefano Babic int stride;
95*552a848eSStefano Babic int i;
96*552a848eSStefano Babic
97*552a848eSStefano Babic #if defined(CONFIG_MX6QDL)
98*552a848eSStefano Babic stride = 2;
99*552a848eSStefano Babic if (!is_mx6dq() && !is_mx6dqp())
100*552a848eSStefano Babic p += 1;
101*552a848eSStefano Babic #else
102*552a848eSStefano Babic stride = 1;
103*552a848eSStefano Babic #endif
104*552a848eSStefano Babic for (i = 0; i < count; i++) {
105*552a848eSStefano Babic imx_iomux_v3_setup_pad(*p);
106*552a848eSStefano Babic p += stride;
107*552a848eSStefano Babic }
108*552a848eSStefano Babic }
109*552a848eSStefano Babic
imx_iomux_set_gpr_register(int group,int start_bit,int num_bits,int value)110*552a848eSStefano Babic void imx_iomux_set_gpr_register(int group, int start_bit,
111*552a848eSStefano Babic int num_bits, int value)
112*552a848eSStefano Babic {
113*552a848eSStefano Babic int i = 0;
114*552a848eSStefano Babic u32 reg;
115*552a848eSStefano Babic reg = readl(base + group * 4);
116*552a848eSStefano Babic while (num_bits) {
117*552a848eSStefano Babic reg &= ~(1<<(start_bit + i));
118*552a848eSStefano Babic i++;
119*552a848eSStefano Babic num_bits--;
120*552a848eSStefano Babic }
121*552a848eSStefano Babic reg |= (value << start_bit);
122*552a848eSStefano Babic writel(reg, base + group * 4);
123*552a848eSStefano Babic }
124*552a848eSStefano Babic
125*552a848eSStefano Babic #ifdef CONFIG_IOMUX_SHARE_CONF_REG
imx_iomux_gpio_set_direction(unsigned int gpio,unsigned int direction)126*552a848eSStefano Babic void imx_iomux_gpio_set_direction(unsigned int gpio,
127*552a848eSStefano Babic unsigned int direction)
128*552a848eSStefano Babic {
129*552a848eSStefano Babic u32 reg;
130*552a848eSStefano Babic /*
131*552a848eSStefano Babic * Only on Vybrid the input/output buffer enable flags
132*552a848eSStefano Babic * are part of the shared mux/conf register.
133*552a848eSStefano Babic */
134*552a848eSStefano Babic reg = readl(base + (gpio << 2));
135*552a848eSStefano Babic
136*552a848eSStefano Babic if (direction)
137*552a848eSStefano Babic reg |= 0x2;
138*552a848eSStefano Babic else
139*552a848eSStefano Babic reg &= ~0x2;
140*552a848eSStefano Babic
141*552a848eSStefano Babic writel(reg, base + (gpio << 2));
142*552a848eSStefano Babic }
143*552a848eSStefano Babic
imx_iomux_gpio_get_function(unsigned int gpio,u32 * gpio_state)144*552a848eSStefano Babic void imx_iomux_gpio_get_function(unsigned int gpio, u32 *gpio_state)
145*552a848eSStefano Babic {
146*552a848eSStefano Babic *gpio_state = readl(base + (gpio << 2)) &
147*552a848eSStefano Babic ((0X07 << PAD_MUX_MODE_SHIFT) | PAD_CTL_OBE_IBE_ENABLE);
148*552a848eSStefano Babic }
149*552a848eSStefano Babic #endif
150