xref: /rk3399_rockchip-uboot/arch/arm/mach-davinci/psc.c (revision b9cb64825b5e6efeb715abd8b48d9b12f98973e9)
1*601fbec7SMasahiro Yamada /*
2*601fbec7SMasahiro Yamada  * Power and Sleep Controller (PSC) functions.
3*601fbec7SMasahiro Yamada  *
4*601fbec7SMasahiro Yamada  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
5*601fbec7SMasahiro Yamada  * Copyright (C) 2008 Lyrtech <www.lyrtech.com>
6*601fbec7SMasahiro Yamada  * Copyright (C) 2004 Texas Instruments.
7*601fbec7SMasahiro Yamada  *
8*601fbec7SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
9*601fbec7SMasahiro Yamada  */
10*601fbec7SMasahiro Yamada 
11*601fbec7SMasahiro Yamada #include <common.h>
12*601fbec7SMasahiro Yamada #include <asm/arch/hardware.h>
13*601fbec7SMasahiro Yamada #include <asm/io.h>
14*601fbec7SMasahiro Yamada 
15*601fbec7SMasahiro Yamada /*
16*601fbec7SMasahiro Yamada  * The PSC manages three inputs to a "module" which may be a peripheral or
17*601fbec7SMasahiro Yamada  * CPU.  Those inputs are the module's:  clock; reset signal; and sometimes
18*601fbec7SMasahiro Yamada  * its power domain.  For our purposes, we only care whether clock and power
19*601fbec7SMasahiro Yamada  * are active, and the module is out of reset.
20*601fbec7SMasahiro Yamada  *
21*601fbec7SMasahiro Yamada  * DaVinci chips may include two separate power domains: "Always On" and "DSP".
22*601fbec7SMasahiro Yamada  * Chips without a DSP generally have only one domain.
23*601fbec7SMasahiro Yamada  *
24*601fbec7SMasahiro Yamada  * The "Always On" power domain is always on when the chip is on, and is
25*601fbec7SMasahiro Yamada  * powered by the VDD pins (on DM644X). The majority of DaVinci modules
26*601fbec7SMasahiro Yamada  * lie within the "Always On" power domain.
27*601fbec7SMasahiro Yamada  *
28*601fbec7SMasahiro Yamada  * A separate domain called the "DSP" domain houses the C64x+ and other video
29*601fbec7SMasahiro Yamada  * hardware such as VICP. In some chips, the "DSP" domain is not always on.
30*601fbec7SMasahiro Yamada  * The "DSP" power domain is powered by the CVDDDSP pins (on DM644X).
31*601fbec7SMasahiro Yamada  */
32*601fbec7SMasahiro Yamada 
33*601fbec7SMasahiro Yamada /* Works on Always On power domain only (no PD argument) */
lpsc_transition(unsigned int id,unsigned int state)34*601fbec7SMasahiro Yamada static void lpsc_transition(unsigned int id, unsigned int state)
35*601fbec7SMasahiro Yamada {
36*601fbec7SMasahiro Yamada 	dv_reg_p mdstat, mdctl, ptstat, ptcmd;
37*601fbec7SMasahiro Yamada #ifdef CONFIG_SOC_DA8XX
38*601fbec7SMasahiro Yamada 	struct davinci_psc_regs *psc_regs;
39*601fbec7SMasahiro Yamada #endif
40*601fbec7SMasahiro Yamada 
41*601fbec7SMasahiro Yamada #ifndef CONFIG_SOC_DA8XX
42*601fbec7SMasahiro Yamada 	if (id >= DAVINCI_LPSC_GEM)
43*601fbec7SMasahiro Yamada 		return;			/* Don't work on DSP Power Domain */
44*601fbec7SMasahiro Yamada 
45*601fbec7SMasahiro Yamada 	mdstat = REG_P(PSC_MDSTAT_BASE + (id * 4));
46*601fbec7SMasahiro Yamada 	mdctl = REG_P(PSC_MDCTL_BASE + (id * 4));
47*601fbec7SMasahiro Yamada 	ptstat = REG_P(PSC_PTSTAT);
48*601fbec7SMasahiro Yamada 	ptcmd = REG_P(PSC_PTCMD);
49*601fbec7SMasahiro Yamada #else
50*601fbec7SMasahiro Yamada 	if (id < DAVINCI_LPSC_PSC1_BASE) {
51*601fbec7SMasahiro Yamada 		if (id >= PSC_PSC0_MODULE_ID_CNT)
52*601fbec7SMasahiro Yamada 			return;
53*601fbec7SMasahiro Yamada 		psc_regs = davinci_psc0_regs;
54*601fbec7SMasahiro Yamada 		mdstat = &psc_regs->psc0.mdstat[id];
55*601fbec7SMasahiro Yamada 		mdctl = &psc_regs->psc0.mdctl[id];
56*601fbec7SMasahiro Yamada 	} else {
57*601fbec7SMasahiro Yamada 		id -= DAVINCI_LPSC_PSC1_BASE;
58*601fbec7SMasahiro Yamada 		if (id >= PSC_PSC1_MODULE_ID_CNT)
59*601fbec7SMasahiro Yamada 			return;
60*601fbec7SMasahiro Yamada 		psc_regs = davinci_psc1_regs;
61*601fbec7SMasahiro Yamada 		mdstat = &psc_regs->psc1.mdstat[id];
62*601fbec7SMasahiro Yamada 		mdctl = &psc_regs->psc1.mdctl[id];
63*601fbec7SMasahiro Yamada 	}
64*601fbec7SMasahiro Yamada 	ptstat = &psc_regs->ptstat;
65*601fbec7SMasahiro Yamada 	ptcmd = &psc_regs->ptcmd;
66*601fbec7SMasahiro Yamada #endif
67*601fbec7SMasahiro Yamada 
68*601fbec7SMasahiro Yamada 	while (readl(ptstat) & 0x01)
69*601fbec7SMasahiro Yamada 		continue;
70*601fbec7SMasahiro Yamada 
71*601fbec7SMasahiro Yamada 	if ((readl(mdstat) & PSC_MDSTAT_STATE) == state)
72*601fbec7SMasahiro Yamada 		return; /* Already in that state */
73*601fbec7SMasahiro Yamada 
74*601fbec7SMasahiro Yamada 	writel((readl(mdctl) & ~PSC_MDCTL_NEXT) | state, mdctl);
75*601fbec7SMasahiro Yamada 
76*601fbec7SMasahiro Yamada 	switch (id) {
77*601fbec7SMasahiro Yamada #ifdef CONFIG_SOC_DM644X
78*601fbec7SMasahiro Yamada 	/* Special treatment for some modules as for sprue14 p.7.4.2 */
79*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_VPSSSLV:
80*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_EMAC:
81*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_EMAC_WRAPPER:
82*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_MDIO:
83*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_USB:
84*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_ATA:
85*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_VLYNQ:
86*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_UHPI:
87*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_DDR_EMIF:
88*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_AEMIF:
89*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_MMC_SD:
90*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_MEMSTICK:
91*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_McBSP:
92*601fbec7SMasahiro Yamada 	case DAVINCI_LPSC_GPIO:
93*601fbec7SMasahiro Yamada 		writel(readl(mdctl) | 0x200, mdctl);
94*601fbec7SMasahiro Yamada 		break;
95*601fbec7SMasahiro Yamada #endif
96*601fbec7SMasahiro Yamada 	}
97*601fbec7SMasahiro Yamada 
98*601fbec7SMasahiro Yamada 	writel(0x01, ptcmd);
99*601fbec7SMasahiro Yamada 
100*601fbec7SMasahiro Yamada 	while (readl(ptstat) & 0x01)
101*601fbec7SMasahiro Yamada 		continue;
102*601fbec7SMasahiro Yamada 	while ((readl(mdstat) & PSC_MDSTAT_STATE) != state)
103*601fbec7SMasahiro Yamada 		continue;
104*601fbec7SMasahiro Yamada }
105*601fbec7SMasahiro Yamada 
lpsc_on(unsigned int id)106*601fbec7SMasahiro Yamada void lpsc_on(unsigned int id)
107*601fbec7SMasahiro Yamada {
108*601fbec7SMasahiro Yamada 	lpsc_transition(id, 0x03);
109*601fbec7SMasahiro Yamada }
110*601fbec7SMasahiro Yamada 
lpsc_syncreset(unsigned int id)111*601fbec7SMasahiro Yamada void lpsc_syncreset(unsigned int id)
112*601fbec7SMasahiro Yamada {
113*601fbec7SMasahiro Yamada 	lpsc_transition(id, 0x01);
114*601fbec7SMasahiro Yamada }
115*601fbec7SMasahiro Yamada 
lpsc_disable(unsigned int id)116*601fbec7SMasahiro Yamada void lpsc_disable(unsigned int id)
117*601fbec7SMasahiro Yamada {
118*601fbec7SMasahiro Yamada 	lpsc_transition(id, 0x0);
119*601fbec7SMasahiro Yamada }
120*601fbec7SMasahiro Yamada 
121*601fbec7SMasahiro Yamada /* Not all DaVinci chips have a DSP power domain. */
122*601fbec7SMasahiro Yamada #ifdef CONFIG_SOC_DM644X
123*601fbec7SMasahiro Yamada 
124*601fbec7SMasahiro Yamada /* If DSPLINK is used, we don't want U-Boot to power on the DSP. */
125*601fbec7SMasahiro Yamada #if !defined(CONFIG_SYS_USE_DSPLINK)
dsp_on(void)126*601fbec7SMasahiro Yamada void dsp_on(void)
127*601fbec7SMasahiro Yamada {
128*601fbec7SMasahiro Yamada 	int i;
129*601fbec7SMasahiro Yamada 
130*601fbec7SMasahiro Yamada 	if (REG(PSC_PDSTAT1) & 0x1f)
131*601fbec7SMasahiro Yamada 		return;			/* Already on */
132*601fbec7SMasahiro Yamada 
133*601fbec7SMasahiro Yamada 	REG(PSC_GBLCTL) |= 0x01;
134*601fbec7SMasahiro Yamada 	REG(PSC_PDCTL1) |= 0x01;
135*601fbec7SMasahiro Yamada 	REG(PSC_PDCTL1) &= ~0x100;
136*601fbec7SMasahiro Yamada 	REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_GEM * 4)) |= 0x03;
137*601fbec7SMasahiro Yamada 	REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_GEM * 4)) &= 0xfffffeff;
138*601fbec7SMasahiro Yamada 	REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_IMCOP * 4)) |= 0x03;
139*601fbec7SMasahiro Yamada 	REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_IMCOP * 4)) &= 0xfffffeff;
140*601fbec7SMasahiro Yamada 	REG(PSC_PTCMD) = 0x02;
141*601fbec7SMasahiro Yamada 
142*601fbec7SMasahiro Yamada 	for (i = 0; i < 100; i++) {
143*601fbec7SMasahiro Yamada 		if (REG(PSC_EPCPR) & 0x02)
144*601fbec7SMasahiro Yamada 			break;
145*601fbec7SMasahiro Yamada 	}
146*601fbec7SMasahiro Yamada 
147*601fbec7SMasahiro Yamada 	REG(PSC_CHP_SHRTSW) = 0x01;
148*601fbec7SMasahiro Yamada 	REG(PSC_PDCTL1) |= 0x100;
149*601fbec7SMasahiro Yamada 	REG(PSC_EPCCR) = 0x02;
150*601fbec7SMasahiro Yamada 
151*601fbec7SMasahiro Yamada 	for (i = 0; i < 100; i++) {
152*601fbec7SMasahiro Yamada 		if (!(REG(PSC_PTSTAT) & 0x02))
153*601fbec7SMasahiro Yamada 			break;
154*601fbec7SMasahiro Yamada 	}
155*601fbec7SMasahiro Yamada 
156*601fbec7SMasahiro Yamada 	REG(PSC_GBLCTL) &= ~0x1f;
157*601fbec7SMasahiro Yamada }
158*601fbec7SMasahiro Yamada #endif /* CONFIG_SYS_USE_DSPLINK */
159*601fbec7SMasahiro Yamada 
160*601fbec7SMasahiro Yamada #endif /* have a DSP */
161