13d357619SMasahiro Yamada /*
23d357619SMasahiro Yamada * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
33d357619SMasahiro Yamada *
43d357619SMasahiro Yamada * Based on:
53d357619SMasahiro Yamada *
63d357619SMasahiro Yamada * -------------------------------------------------------------------------
73d357619SMasahiro Yamada *
83d357619SMasahiro Yamada * linux/include/asm-arm/arch-davinci/hardware.h
93d357619SMasahiro Yamada *
103d357619SMasahiro Yamada * Copyright (C) 2006 Texas Instruments.
113d357619SMasahiro Yamada *
123d357619SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+
133d357619SMasahiro Yamada */
143d357619SMasahiro Yamada #ifndef __ASM_ARCH_HARDWARE_H
153d357619SMasahiro Yamada #define __ASM_ARCH_HARDWARE_H
163d357619SMasahiro Yamada
173d357619SMasahiro Yamada #include <linux/sizes.h>
183d357619SMasahiro Yamada
193d357619SMasahiro Yamada #define REG(addr) (*(volatile unsigned int *)(addr))
203d357619SMasahiro Yamada #define REG_P(addr) ((volatile unsigned int *)(addr))
213d357619SMasahiro Yamada
22*89f5eaa1SSimon Glass #ifndef __ASSEMBLY__
233d357619SMasahiro Yamada typedef volatile unsigned int dv_reg;
243d357619SMasahiro Yamada typedef volatile unsigned int * dv_reg_p;
25*89f5eaa1SSimon Glass #endif
263d357619SMasahiro Yamada
273d357619SMasahiro Yamada /*
283d357619SMasahiro Yamada * Base register addresses
293d357619SMasahiro Yamada *
303d357619SMasahiro Yamada * NOTE: some of these DM6446-specific addresses DO NOT WORK
313d357619SMasahiro Yamada * on other DaVinci chips. Double check them before you try
323d357619SMasahiro Yamada * using the addresses ... or PSC module identifiers, etc.
333d357619SMasahiro Yamada */
343d357619SMasahiro Yamada #ifndef CONFIG_SOC_DA8XX
353d357619SMasahiro Yamada
363d357619SMasahiro Yamada #define DAVINCI_DMA_3PCC_BASE (0x01c00000)
373d357619SMasahiro Yamada #define DAVINCI_DMA_3PTC0_BASE (0x01c10000)
383d357619SMasahiro Yamada #define DAVINCI_DMA_3PTC1_BASE (0x01c10400)
393d357619SMasahiro Yamada #define DAVINCI_UART0_BASE (0x01c20000)
403d357619SMasahiro Yamada #define DAVINCI_UART1_BASE (0x01c20400)
413d357619SMasahiro Yamada #define DAVINCI_TIMER3_BASE (0x01c20800)
423d357619SMasahiro Yamada #define DAVINCI_I2C_BASE (0x01c21000)
433d357619SMasahiro Yamada #define DAVINCI_TIMER0_BASE (0x01c21400)
443d357619SMasahiro Yamada #define DAVINCI_TIMER1_BASE (0x01c21800)
453d357619SMasahiro Yamada #define DAVINCI_WDOG_BASE (0x01c21c00)
463d357619SMasahiro Yamada #define DAVINCI_PWM0_BASE (0x01c22000)
473d357619SMasahiro Yamada #define DAVINCI_PWM1_BASE (0x01c22400)
483d357619SMasahiro Yamada #define DAVINCI_PWM2_BASE (0x01c22800)
493d357619SMasahiro Yamada #define DAVINCI_TIMER4_BASE (0x01c23800)
503d357619SMasahiro Yamada #define DAVINCI_SYSTEM_MODULE_BASE (0x01c40000)
513d357619SMasahiro Yamada #define DAVINCI_PLL_CNTRL0_BASE (0x01c40800)
523d357619SMasahiro Yamada #define DAVINCI_PLL_CNTRL1_BASE (0x01c40c00)
533d357619SMasahiro Yamada #define DAVINCI_PWR_SLEEP_CNTRL_BASE (0x01c41000)
543d357619SMasahiro Yamada #define DAVINCI_ARM_INTC_BASE (0x01c48000)
553d357619SMasahiro Yamada #define DAVINCI_USB_OTG_BASE (0x01c64000)
563d357619SMasahiro Yamada #define DAVINCI_CFC_ATA_BASE (0x01c66000)
573d357619SMasahiro Yamada #define DAVINCI_SPI_BASE (0x01c66800)
583d357619SMasahiro Yamada #define DAVINCI_GPIO_BASE (0x01c67000)
593d357619SMasahiro Yamada #define DAVINCI_VPSS_REGS_BASE (0x01c70000)
603d357619SMasahiro Yamada #if !defined(CONFIG_SOC_DM646X)
613d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE (0x02000000)
623d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE (0x04000000)
633d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE (0x06000000)
643d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE (0x08000000)
653d357619SMasahiro Yamada #endif
663d357619SMasahiro Yamada #define DAVINCI_DDR_BASE (0x80000000)
673d357619SMasahiro Yamada
683d357619SMasahiro Yamada #ifdef CONFIG_SOC_DM644X
693d357619SMasahiro Yamada #define DAVINCI_UART2_BASE 0x01c20800
703d357619SMasahiro Yamada #define DAVINCI_UHPI_BASE 0x01c67800
713d357619SMasahiro Yamada #define DAVINCI_EMAC_CNTRL_REGS_BASE 0x01c80000
723d357619SMasahiro Yamada #define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE 0x01c81000
733d357619SMasahiro Yamada #define DAVINCI_EMAC_WRAPPER_RAM_BASE 0x01c82000
743d357619SMasahiro Yamada #define DAVINCI_MDIO_CNTRL_REGS_BASE 0x01c84000
753d357619SMasahiro Yamada #define DAVINCI_IMCOP_BASE 0x01cc0000
763d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01e00000
773d357619SMasahiro Yamada #define DAVINCI_VLYNQ_BASE 0x01e01000
783d357619SMasahiro Yamada #define DAVINCI_ASP_BASE 0x01e02000
793d357619SMasahiro Yamada #define DAVINCI_MMC_SD_BASE 0x01e10000
803d357619SMasahiro Yamada #define DAVINCI_MS_BASE 0x01e20000
813d357619SMasahiro Yamada #define DAVINCI_VLYNQ_REMOTE_BASE 0x0c000000
823d357619SMasahiro Yamada
833d357619SMasahiro Yamada #elif defined(CONFIG_SOC_DM355)
843d357619SMasahiro Yamada #define DAVINCI_MMC_SD1_BASE 0x01e00000
853d357619SMasahiro Yamada #define DAVINCI_ASP0_BASE 0x01e02000
863d357619SMasahiro Yamada #define DAVINCI_ASP1_BASE 0x01e04000
873d357619SMasahiro Yamada #define DAVINCI_UART2_BASE 0x01e06000
883d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01e10000
893d357619SMasahiro Yamada #define DAVINCI_MMC_SD0_BASE 0x01e11000
903d357619SMasahiro Yamada
913d357619SMasahiro Yamada #elif defined(CONFIG_SOC_DM365)
923d357619SMasahiro Yamada #define DAVINCI_MMC_SD1_BASE 0x01d00000
933d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01d10000
943d357619SMasahiro Yamada #define DAVINCI_MMC_SD0_BASE 0x01d11000
953d357619SMasahiro Yamada #define DAVINCI_DDR_EMIF_CTRL_BASE 0x20000000
963d357619SMasahiro Yamada #define DAVINCI_SPI0_BASE 0x01c66000
973d357619SMasahiro Yamada #define DAVINCI_SPI1_BASE 0x01c66800
983d357619SMasahiro Yamada
993d357619SMasahiro Yamada #elif defined(CONFIG_SOC_DM646X)
1003d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x20008000
1013d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE 0x42000000
1023d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE 0x44000000
1033d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 0x46000000
1043d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 0x48000000
1053d357619SMasahiro Yamada
1063d357619SMasahiro Yamada #endif
1073d357619SMasahiro Yamada
1083d357619SMasahiro Yamada #else /* CONFIG_SOC_DA8XX */
1093d357619SMasahiro Yamada
1103d357619SMasahiro Yamada #define DAVINCI_UART0_BASE 0x01c42000
1113d357619SMasahiro Yamada #define DAVINCI_UART1_BASE 0x01d0c000
1123d357619SMasahiro Yamada #define DAVINCI_UART2_BASE 0x01d0d000
1133d357619SMasahiro Yamada #define DAVINCI_I2C0_BASE 0x01c22000
1143d357619SMasahiro Yamada #define DAVINCI_I2C1_BASE 0x01e28000
1153d357619SMasahiro Yamada #define DAVINCI_TIMER0_BASE 0x01c20000
1163d357619SMasahiro Yamada #define DAVINCI_TIMER1_BASE 0x01c21000
1173d357619SMasahiro Yamada #define DAVINCI_WDOG_BASE 0x01c21000
1183d357619SMasahiro Yamada #define DAVINCI_RTC_BASE 0x01c23000
1193d357619SMasahiro Yamada #define DAVINCI_PLL_CNTRL0_BASE 0x01c11000
1203d357619SMasahiro Yamada #define DAVINCI_PLL_CNTRL1_BASE 0x01e1a000
1213d357619SMasahiro Yamada #define DAVINCI_PSC0_BASE 0x01c10000
1223d357619SMasahiro Yamada #define DAVINCI_PSC1_BASE 0x01e27000
1233d357619SMasahiro Yamada #define DAVINCI_SPI0_BASE 0x01c41000
1243d357619SMasahiro Yamada #define DAVINCI_USB_OTG_BASE 0x01e00000
1253d357619SMasahiro Yamada #define DAVINCI_SPI1_BASE (cpu_is_da830() ? \
1263d357619SMasahiro Yamada 0x01e12000 : 0x01f0e000)
1273d357619SMasahiro Yamada #define DAVINCI_GPIO_BASE 0x01e26000
1283d357619SMasahiro Yamada #define DAVINCI_EMAC_CNTRL_REGS_BASE 0x01e23000
1293d357619SMasahiro Yamada #define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE 0x01e22000
1303d357619SMasahiro Yamada #define DAVINCI_EMAC_WRAPPER_RAM_BASE 0x01e20000
1313d357619SMasahiro Yamada #define DAVINCI_MDIO_CNTRL_REGS_BASE 0x01e24000
1323d357619SMasahiro Yamada #define DAVINCI_SYSCFG1_BASE 0x01e2c000
1333d357619SMasahiro Yamada #define DAVINCI_MMC_SD0_BASE 0x01c40000
1343d357619SMasahiro Yamada #define DAVINCI_MMC_SD1_BASE 0x01e1b000
1353d357619SMasahiro Yamada #define DAVINCI_TIMER2_BASE 0x01f0c000
1363d357619SMasahiro Yamada #define DAVINCI_TIMER3_BASE 0x01f0d000
1373d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x68000000
1383d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE 0x40000000
1393d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 0x60000000
1403d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 0x62000000
1413d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE4_BASE 0x64000000
1423d357619SMasahiro Yamada #define DAVINCI_ASYNC_EMIF_DATA_CE5_BASE 0x66000000
1433d357619SMasahiro Yamada #define DAVINCI_DDR_EMIF_CTRL_BASE 0xb0000000
1443d357619SMasahiro Yamada #define DAVINCI_DDR_EMIF_DATA_BASE 0xc0000000
1453d357619SMasahiro Yamada #define DAVINCI_INTC_BASE 0xfffee000
1463d357619SMasahiro Yamada #define DAVINCI_BOOTCFG_BASE 0x01c14000
1473d357619SMasahiro Yamada #define DAVINCI_LCD_CNTL_BASE 0x01e13000
1483d357619SMasahiro Yamada #define DAVINCI_L3CBARAM_BASE 0x80000000
1493d357619SMasahiro Yamada #define JTAG_ID_REG (DAVINCI_BOOTCFG_BASE + 0x18)
1503d357619SMasahiro Yamada #define CHIP_REV_ID_REG (DAVINCI_BOOTCFG_BASE + 0x24)
1513d357619SMasahiro Yamada #define HOST1CFG (DAVINCI_BOOTCFG_BASE + 0x44)
1523d357619SMasahiro Yamada #define PSC0_MDCTL (DAVINCI_PSC0_BASE + 0xa00)
1533d357619SMasahiro Yamada
1543d357619SMasahiro Yamada #define GPIO_BANK0_REG_DIR_ADDR (DAVINCI_GPIO_BASE + 0x10)
1553d357619SMasahiro Yamada #define GPIO_BANK0_REG_OPDATA_ADDR (DAVINCI_GPIO_BASE + 0x14)
1563d357619SMasahiro Yamada #define GPIO_BANK0_REG_SET_ADDR (DAVINCI_GPIO_BASE + 0x18)
1573d357619SMasahiro Yamada #define GPIO_BANK0_REG_CLR_ADDR (DAVINCI_GPIO_BASE + 0x1c)
1583d357619SMasahiro Yamada #define GPIO_BANK2_REG_DIR_ADDR (DAVINCI_GPIO_BASE + 0x38)
1593d357619SMasahiro Yamada #define GPIO_BANK2_REG_OPDATA_ADDR (DAVINCI_GPIO_BASE + 0x3c)
1603d357619SMasahiro Yamada #define GPIO_BANK2_REG_SET_ADDR (DAVINCI_GPIO_BASE + 0x40)
1613d357619SMasahiro Yamada #define GPIO_BANK2_REG_CLR_ADDR (DAVINCI_GPIO_BASE + 0x44)
1623d357619SMasahiro Yamada #define GPIO_BANK6_REG_DIR_ADDR (DAVINCI_GPIO_BASE + 0x88)
1633d357619SMasahiro Yamada #define GPIO_BANK6_REG_OPDATA_ADDR (DAVINCI_GPIO_BASE + 0x8c)
1643d357619SMasahiro Yamada #define GPIO_BANK6_REG_SET_ADDR (DAVINCI_GPIO_BASE + 0x90)
1653d357619SMasahiro Yamada #define GPIO_BANK6_REG_CLR_ADDR (DAVINCI_GPIO_BASE + 0x94)
1663d357619SMasahiro Yamada #endif /* CONFIG_SOC_DA8XX */
1673d357619SMasahiro Yamada
1683d357619SMasahiro Yamada /* Power and Sleep Controller (PSC) Domains */
1693d357619SMasahiro Yamada #define DAVINCI_GPSC_ARMDOMAIN 0
1703d357619SMasahiro Yamada #define DAVINCI_GPSC_DSPDOMAIN 1
1713d357619SMasahiro Yamada
1723d357619SMasahiro Yamada #ifndef CONFIG_SOC_DA8XX
1733d357619SMasahiro Yamada
1743d357619SMasahiro Yamada #define DAVINCI_LPSC_VPSSMSTR 0
1753d357619SMasahiro Yamada #define DAVINCI_LPSC_VPSSSLV 1
1763d357619SMasahiro Yamada #define DAVINCI_LPSC_TPCC 2
1773d357619SMasahiro Yamada #define DAVINCI_LPSC_TPTC0 3
1783d357619SMasahiro Yamada #define DAVINCI_LPSC_TPTC1 4
1793d357619SMasahiro Yamada #define DAVINCI_LPSC_EMAC 5
1803d357619SMasahiro Yamada #define DAVINCI_LPSC_EMAC_WRAPPER 6
1813d357619SMasahiro Yamada #define DAVINCI_LPSC_MDIO 7
1823d357619SMasahiro Yamada #define DAVINCI_LPSC_IEEE1394 8
1833d357619SMasahiro Yamada #define DAVINCI_LPSC_USB 9
1843d357619SMasahiro Yamada #define DAVINCI_LPSC_ATA 10
1853d357619SMasahiro Yamada #define DAVINCI_LPSC_VLYNQ 11
1863d357619SMasahiro Yamada #define DAVINCI_LPSC_UHPI 12
1873d357619SMasahiro Yamada #define DAVINCI_LPSC_DDR_EMIF 13
1883d357619SMasahiro Yamada #define DAVINCI_LPSC_AEMIF 14
1893d357619SMasahiro Yamada #define DAVINCI_LPSC_MMC_SD 15
1903d357619SMasahiro Yamada #define DAVINCI_LPSC_MEMSTICK 16
1913d357619SMasahiro Yamada #define DAVINCI_LPSC_McBSP 17
1923d357619SMasahiro Yamada #define DAVINCI_LPSC_I2C 18
1933d357619SMasahiro Yamada #define DAVINCI_LPSC_UART0 19
1943d357619SMasahiro Yamada #define DAVINCI_LPSC_UART1 20
1953d357619SMasahiro Yamada #define DAVINCI_LPSC_UART2 21
1963d357619SMasahiro Yamada #define DAVINCI_LPSC_SPI 22
1973d357619SMasahiro Yamada #define DAVINCI_LPSC_PWM0 23
1983d357619SMasahiro Yamada #define DAVINCI_LPSC_PWM1 24
1993d357619SMasahiro Yamada #define DAVINCI_LPSC_PWM2 25
2003d357619SMasahiro Yamada #define DAVINCI_LPSC_GPIO 26
2013d357619SMasahiro Yamada #define DAVINCI_LPSC_TIMER0 27
2023d357619SMasahiro Yamada #define DAVINCI_LPSC_TIMER1 28
2033d357619SMasahiro Yamada #define DAVINCI_LPSC_TIMER2 29
2043d357619SMasahiro Yamada #define DAVINCI_LPSC_SYSTEM_SUBSYS 30
2053d357619SMasahiro Yamada #define DAVINCI_LPSC_ARM 31
2063d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR2 32
2073d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR3 33
2083d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR4 34
2093d357619SMasahiro Yamada #define DAVINCI_LPSC_CROSSBAR 35
2103d357619SMasahiro Yamada #define DAVINCI_LPSC_CFG27 36
2113d357619SMasahiro Yamada #define DAVINCI_LPSC_CFG3 37
2123d357619SMasahiro Yamada #define DAVINCI_LPSC_CFG5 38
2133d357619SMasahiro Yamada #define DAVINCI_LPSC_GEM 39
2143d357619SMasahiro Yamada #define DAVINCI_LPSC_IMCOP 40
2153d357619SMasahiro Yamada #define DAVINCI_LPSC_VPSSMASTER 47
2163d357619SMasahiro Yamada #define DAVINCI_LPSC_MJCP 50
2173d357619SMasahiro Yamada #define DAVINCI_LPSC_HDVICP 51
2183d357619SMasahiro Yamada
2193d357619SMasahiro Yamada #define DAVINCI_DM646X_LPSC_EMAC 14
2203d357619SMasahiro Yamada #define DAVINCI_DM646X_LPSC_UART0 26
2213d357619SMasahiro Yamada #define DAVINCI_DM646X_LPSC_I2C 31
2223d357619SMasahiro Yamada #define DAVINCI_DM646X_LPSC_TIMER0 34
2233d357619SMasahiro Yamada
2243d357619SMasahiro Yamada #else /* CONFIG_SOC_DA8XX */
2253d357619SMasahiro Yamada
2263d357619SMasahiro Yamada #define DAVINCI_LPSC_TPCC 0
2273d357619SMasahiro Yamada #define DAVINCI_LPSC_TPTC0 1
2283d357619SMasahiro Yamada #define DAVINCI_LPSC_TPTC1 2
2293d357619SMasahiro Yamada #define DAVINCI_LPSC_AEMIF 3
2303d357619SMasahiro Yamada #define DAVINCI_LPSC_SPI0 4
2313d357619SMasahiro Yamada #define DAVINCI_LPSC_MMC_SD 5
2323d357619SMasahiro Yamada #define DAVINCI_LPSC_AINTC 6
2333d357619SMasahiro Yamada #define DAVINCI_LPSC_ARM_RAM_ROM 7
2343d357619SMasahiro Yamada #define DAVINCI_LPSC_SECCTL_KEYMGR 8
2353d357619SMasahiro Yamada #define DAVINCI_LPSC_UART0 9
2363d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR0 10
2373d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR1 11
2383d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR2 12
2393d357619SMasahiro Yamada #define DAVINCI_LPSC_DMAX 13
2403d357619SMasahiro Yamada #define DAVINCI_LPSC_ARM 14
2413d357619SMasahiro Yamada #define DAVINCI_LPSC_GEM 15
2423d357619SMasahiro Yamada
2433d357619SMasahiro Yamada /* for LPSCs in PSC1, offset from 32 for differentiation */
2443d357619SMasahiro Yamada #define DAVINCI_LPSC_PSC1_BASE 32
2453d357619SMasahiro Yamada #define DAVINCI_LPSC_USB20 (DAVINCI_LPSC_PSC1_BASE + 1)
2463d357619SMasahiro Yamada #define DAVINCI_LPSC_USB11 (DAVINCI_LPSC_PSC1_BASE + 2)
2473d357619SMasahiro Yamada #define DAVINCI_LPSC_GPIO (DAVINCI_LPSC_PSC1_BASE + 3)
2483d357619SMasahiro Yamada #define DAVINCI_LPSC_UHPI (DAVINCI_LPSC_PSC1_BASE + 4)
2493d357619SMasahiro Yamada #define DAVINCI_LPSC_EMAC (DAVINCI_LPSC_PSC1_BASE + 5)
2503d357619SMasahiro Yamada #define DAVINCI_LPSC_DDR_EMIF (DAVINCI_LPSC_PSC1_BASE + 6)
2513d357619SMasahiro Yamada #define DAVINCI_LPSC_McASP0 (DAVINCI_LPSC_PSC1_BASE + 7)
2523d357619SMasahiro Yamada #define DAVINCI_LPSC_SPI1 (DAVINCI_LPSC_PSC1_BASE + 10)
2533d357619SMasahiro Yamada #define DAVINCI_LPSC_I2C1 (DAVINCI_LPSC_PSC1_BASE + 11)
2543d357619SMasahiro Yamada #define DAVINCI_LPSC_UART1 (DAVINCI_LPSC_PSC1_BASE + 12)
2553d357619SMasahiro Yamada #define DAVINCI_LPSC_UART2 (DAVINCI_LPSC_PSC1_BASE + 13)
2563d357619SMasahiro Yamada #define DAVINCI_LPSC_LCDC (DAVINCI_LPSC_PSC1_BASE + 16)
2573d357619SMasahiro Yamada #define DAVINCI_LPSC_ePWM (DAVINCI_LPSC_PSC1_BASE + 17)
2583d357619SMasahiro Yamada #define DAVINCI_LPSC_MMCSD1 (DAVINCI_LPSC_PSC1_BASE + 18)
2593d357619SMasahiro Yamada #define DAVINCI_LPSC_eCAP (DAVINCI_LPSC_PSC1_BASE + 20)
2603d357619SMasahiro Yamada #define DAVINCI_LPSC_L3_CBA_RAM (DAVINCI_LPSC_PSC1_BASE + 31)
2613d357619SMasahiro Yamada
2623d357619SMasahiro Yamada /* DA830-specific peripherals */
2633d357619SMasahiro Yamada #define DAVINCI_LPSC_McASP1 (DAVINCI_LPSC_PSC1_BASE + 8)
2643d357619SMasahiro Yamada #define DAVINCI_LPSC_McASP2 (DAVINCI_LPSC_PSC1_BASE + 9)
2653d357619SMasahiro Yamada #define DAVINCI_LPSC_eQEP (DAVINCI_LPSC_PSC1_BASE + 21)
2663d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR8 (DAVINCI_LPSC_PSC1_BASE + 24)
2673d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR7 (DAVINCI_LPSC_PSC1_BASE + 25)
2683d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR12 (DAVINCI_LPSC_PSC1_BASE + 26)
2693d357619SMasahiro Yamada
2703d357619SMasahiro Yamada /* DA850-specific peripherals */
2713d357619SMasahiro Yamada #define DAVINCI_LPSC_TPCC1 (DAVINCI_LPSC_PSC1_BASE + 0)
2723d357619SMasahiro Yamada #define DAVINCI_LPSC_SATA (DAVINCI_LPSC_PSC1_BASE + 8)
2733d357619SMasahiro Yamada #define DAVINCI_LPSC_VPIF (DAVINCI_LPSC_PSC1_BASE + 9)
2743d357619SMasahiro Yamada #define DAVINCI_LPSC_McBSP0 (DAVINCI_LPSC_PSC1_BASE + 14)
2753d357619SMasahiro Yamada #define DAVINCI_LPSC_McBSP1 (DAVINCI_LPSC_PSC1_BASE + 15)
2763d357619SMasahiro Yamada #define DAVINCI_LPSC_MMC_SD1 (DAVINCI_LPSC_PSC1_BASE + 18)
2773d357619SMasahiro Yamada #define DAVINCI_LPSC_uPP (DAVINCI_LPSC_PSC1_BASE + 19)
2783d357619SMasahiro Yamada #define DAVINCI_LPSC_TPTC2 (DAVINCI_LPSC_PSC1_BASE + 21)
2793d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR_F0 (DAVINCI_LPSC_PSC1_BASE + 24)
2803d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR_F1 (DAVINCI_LPSC_PSC1_BASE + 25)
2813d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR_F2 (DAVINCI_LPSC_PSC1_BASE + 26)
2823d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR_F6 (DAVINCI_LPSC_PSC1_BASE + 27)
2833d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR_F7 (DAVINCI_LPSC_PSC1_BASE + 28)
2843d357619SMasahiro Yamada #define DAVINCI_LPSC_SCR_F8 (DAVINCI_LPSC_PSC1_BASE + 29)
2853d357619SMasahiro Yamada #define DAVINCI_LPSC_BR_F7 (DAVINCI_LPSC_PSC1_BASE + 30)
2863d357619SMasahiro Yamada
2873d357619SMasahiro Yamada #endif /* CONFIG_SOC_DA8XX */
2883d357619SMasahiro Yamada
289*89f5eaa1SSimon Glass #ifndef __ASSEMBLY__
2903d357619SMasahiro Yamada void lpsc_on(unsigned int id);
2913d357619SMasahiro Yamada void lpsc_syncreset(unsigned int id);
2923d357619SMasahiro Yamada void lpsc_disable(unsigned int id);
2933d357619SMasahiro Yamada void dsp_on(void);
2943d357619SMasahiro Yamada
2953d357619SMasahiro Yamada void davinci_enable_uart0(void);
2963d357619SMasahiro Yamada void davinci_enable_emac(void);
2973d357619SMasahiro Yamada void davinci_enable_i2c(void);
2983d357619SMasahiro Yamada void davinci_errata_workarounds(void);
2993d357619SMasahiro Yamada
3003d357619SMasahiro Yamada #ifndef CONFIG_SOC_DA8XX
3013d357619SMasahiro Yamada
3023d357619SMasahiro Yamada /* Some PSC defines */
3033d357619SMasahiro Yamada #define PSC_CHP_SHRTSW (0x01c40038)
3043d357619SMasahiro Yamada #define PSC_GBLCTL (0x01c41010)
3053d357619SMasahiro Yamada #define PSC_EPCPR (0x01c41070)
3063d357619SMasahiro Yamada #define PSC_EPCCR (0x01c41078)
3073d357619SMasahiro Yamada #define PSC_PTCMD (0x01c41120)
3083d357619SMasahiro Yamada #define PSC_PTSTAT (0x01c41128)
3093d357619SMasahiro Yamada #define PSC_PDSTAT (0x01c41200)
3103d357619SMasahiro Yamada #define PSC_PDSTAT1 (0x01c41204)
3113d357619SMasahiro Yamada #define PSC_PDCTL (0x01c41300)
3123d357619SMasahiro Yamada #define PSC_PDCTL1 (0x01c41304)
3133d357619SMasahiro Yamada
3143d357619SMasahiro Yamada #define PSC_MDCTL_BASE (0x01c41a00)
3153d357619SMasahiro Yamada #define PSC_MDSTAT_BASE (0x01c41800)
3163d357619SMasahiro Yamada
3173d357619SMasahiro Yamada #define VDD3P3V_PWDN (0x01c40048)
3183d357619SMasahiro Yamada #define UART0_PWREMU_MGMT (0x01c20030)
3193d357619SMasahiro Yamada
3203d357619SMasahiro Yamada #define PSC_SILVER_BULLET (0x01c41a20)
3213d357619SMasahiro Yamada
3223d357619SMasahiro Yamada #else /* CONFIG_SOC_DA8XX */
3233d357619SMasahiro Yamada
3243d357619SMasahiro Yamada #define PSC_ENABLE 0x3
3253d357619SMasahiro Yamada #define PSC_DISABLE 0x2
3263d357619SMasahiro Yamada #define PSC_SYNCRESET 0x1
3273d357619SMasahiro Yamada #define PSC_SWRSTDISABLE 0x0
3283d357619SMasahiro Yamada
3293d357619SMasahiro Yamada #define PSC_PSC0_MODULE_ID_CNT 16
3303d357619SMasahiro Yamada #define PSC_PSC1_MODULE_ID_CNT 32
3313d357619SMasahiro Yamada
3323d357619SMasahiro Yamada #define UART0_PWREMU_MGMT (0x01c42030)
3333d357619SMasahiro Yamada
3343d357619SMasahiro Yamada struct davinci_psc_regs {
3353d357619SMasahiro Yamada dv_reg revid;
3363d357619SMasahiro Yamada dv_reg rsvd0[71];
3373d357619SMasahiro Yamada dv_reg ptcmd;
3383d357619SMasahiro Yamada dv_reg rsvd1;
3393d357619SMasahiro Yamada dv_reg ptstat;
3403d357619SMasahiro Yamada dv_reg rsvd2[437];
3413d357619SMasahiro Yamada union {
3423d357619SMasahiro Yamada struct {
3433d357619SMasahiro Yamada dv_reg mdstat[PSC_PSC0_MODULE_ID_CNT];
3443d357619SMasahiro Yamada dv_reg rsvd3[112];
3453d357619SMasahiro Yamada dv_reg mdctl[PSC_PSC0_MODULE_ID_CNT];
3463d357619SMasahiro Yamada } psc0;
3473d357619SMasahiro Yamada struct {
3483d357619SMasahiro Yamada dv_reg mdstat[PSC_PSC1_MODULE_ID_CNT];
3493d357619SMasahiro Yamada dv_reg rsvd3[96];
3503d357619SMasahiro Yamada dv_reg mdctl[PSC_PSC1_MODULE_ID_CNT];
3513d357619SMasahiro Yamada } psc1;
3523d357619SMasahiro Yamada };
3533d357619SMasahiro Yamada };
3543d357619SMasahiro Yamada
3553d357619SMasahiro Yamada #define davinci_psc0_regs ((struct davinci_psc_regs *)DAVINCI_PSC0_BASE)
3563d357619SMasahiro Yamada #define davinci_psc1_regs ((struct davinci_psc_regs *)DAVINCI_PSC1_BASE)
3573d357619SMasahiro Yamada
3583d357619SMasahiro Yamada #endif /* CONFIG_SOC_DA8XX */
3593d357619SMasahiro Yamada
3603d357619SMasahiro Yamada #define PSC_MDSTAT_STATE 0x3f
3613d357619SMasahiro Yamada #define PSC_MDCTL_NEXT 0x07
3623d357619SMasahiro Yamada
3633d357619SMasahiro Yamada #ifndef CONFIG_SOC_DA8XX
3643d357619SMasahiro Yamada
3653d357619SMasahiro Yamada /* Miscellania... */
3663d357619SMasahiro Yamada #define VBPR (0x20000020)
3673d357619SMasahiro Yamada
3683d357619SMasahiro Yamada /* NOTE: system control modules are *highly* chip-specific, both
3693d357619SMasahiro Yamada * as to register content (e.g. for muxing) and which registers exist.
3703d357619SMasahiro Yamada */
3713d357619SMasahiro Yamada #define PINMUX0 0x01c40000
3723d357619SMasahiro Yamada #define PINMUX1 0x01c40004
3733d357619SMasahiro Yamada #define PINMUX2 0x01c40008
3743d357619SMasahiro Yamada #define PINMUX3 0x01c4000c
3753d357619SMasahiro Yamada #define PINMUX4 0x01c40010
3763d357619SMasahiro Yamada
3773d357619SMasahiro Yamada struct davinci_uart_ctrl_regs {
3783d357619SMasahiro Yamada dv_reg revid1;
3793d357619SMasahiro Yamada dv_reg res;
3803d357619SMasahiro Yamada dv_reg pwremu_mgmt;
3813d357619SMasahiro Yamada dv_reg mdr;
3823d357619SMasahiro Yamada };
3833d357619SMasahiro Yamada
3843d357619SMasahiro Yamada #define DAVINCI_UART_CTRL_BASE 0x28
3853d357619SMasahiro Yamada
3863d357619SMasahiro Yamada /* UART PWREMU_MGMT definitions */
3873d357619SMasahiro Yamada #define DAVINCI_UART_PWREMU_MGMT_FREE (1 << 0)
3883d357619SMasahiro Yamada #define DAVINCI_UART_PWREMU_MGMT_URRST (1 << 13)
3893d357619SMasahiro Yamada #define DAVINCI_UART_PWREMU_MGMT_UTRST (1 << 14)
3903d357619SMasahiro Yamada
3913d357619SMasahiro Yamada #else /* CONFIG_SOC_DA8XX */
3923d357619SMasahiro Yamada
3933d357619SMasahiro Yamada struct davinci_pllc_regs {
3943d357619SMasahiro Yamada dv_reg revid;
3953d357619SMasahiro Yamada dv_reg rsvd1[56];
3963d357619SMasahiro Yamada dv_reg rstype;
3973d357619SMasahiro Yamada dv_reg rsvd2[6];
3983d357619SMasahiro Yamada dv_reg pllctl;
3993d357619SMasahiro Yamada dv_reg ocsel;
4003d357619SMasahiro Yamada dv_reg rsvd3[2];
4013d357619SMasahiro Yamada dv_reg pllm;
4023d357619SMasahiro Yamada dv_reg prediv;
4033d357619SMasahiro Yamada dv_reg plldiv1;
4043d357619SMasahiro Yamada dv_reg plldiv2;
4053d357619SMasahiro Yamada dv_reg plldiv3;
4063d357619SMasahiro Yamada dv_reg oscdiv;
4073d357619SMasahiro Yamada dv_reg postdiv;
4083d357619SMasahiro Yamada dv_reg rsvd4[3];
4093d357619SMasahiro Yamada dv_reg pllcmd;
4103d357619SMasahiro Yamada dv_reg pllstat;
4113d357619SMasahiro Yamada dv_reg alnctl;
4123d357619SMasahiro Yamada dv_reg dchange;
4133d357619SMasahiro Yamada dv_reg cken;
4143d357619SMasahiro Yamada dv_reg ckstat;
4153d357619SMasahiro Yamada dv_reg systat;
4163d357619SMasahiro Yamada dv_reg rsvd5[3];
4173d357619SMasahiro Yamada dv_reg plldiv4;
4183d357619SMasahiro Yamada dv_reg plldiv5;
4193d357619SMasahiro Yamada dv_reg plldiv6;
4203d357619SMasahiro Yamada dv_reg plldiv7;
4213d357619SMasahiro Yamada dv_reg rsvd6[32];
4223d357619SMasahiro Yamada dv_reg emucnt0;
4233d357619SMasahiro Yamada dv_reg emucnt1;
4243d357619SMasahiro Yamada };
4253d357619SMasahiro Yamada
4263d357619SMasahiro Yamada #define davinci_pllc0_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL0_BASE)
4273d357619SMasahiro Yamada #define davinci_pllc1_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL1_BASE)
4283d357619SMasahiro Yamada #define DAVINCI_PLLC_DIV_MASK 0x1f
4293d357619SMasahiro Yamada
4303d357619SMasahiro Yamada /*
4313d357619SMasahiro Yamada * A clock ID is a 32-bit number where bit 16 represents the PLL controller
4323d357619SMasahiro Yamada * (clear is PLLC0, set is PLLC1) and the low 16 bits represent the divisor,
4333d357619SMasahiro Yamada * counting from 1. Clock IDs may be passed to clk_get().
4343d357619SMasahiro Yamada */
4353d357619SMasahiro Yamada
4363d357619SMasahiro Yamada /* flags to select PLL controller */
4373d357619SMasahiro Yamada #define DAVINCI_PLLC0_FLAG (0)
4383d357619SMasahiro Yamada #define DAVINCI_PLLC1_FLAG (1 << 16)
4393d357619SMasahiro Yamada
4403d357619SMasahiro Yamada enum davinci_clk_ids {
4413d357619SMasahiro Yamada /*
4423d357619SMasahiro Yamada * Clock IDs for PLL outputs. Each may be switched on/off
4433d357619SMasahiro Yamada * independently, and each may map to one or more peripherals.
4443d357619SMasahiro Yamada */
4453d357619SMasahiro Yamada DAVINCI_PLL0_SYSCLK2 = DAVINCI_PLLC0_FLAG | 2,
4463d357619SMasahiro Yamada DAVINCI_PLL0_SYSCLK4 = DAVINCI_PLLC0_FLAG | 4,
4473d357619SMasahiro Yamada DAVINCI_PLL0_SYSCLK6 = DAVINCI_PLLC0_FLAG | 6,
4483d357619SMasahiro Yamada DAVINCI_PLL1_SYSCLK1 = DAVINCI_PLLC1_FLAG | 1,
4493d357619SMasahiro Yamada DAVINCI_PLL1_SYSCLK2 = DAVINCI_PLLC1_FLAG | 2,
4503d357619SMasahiro Yamada
4513d357619SMasahiro Yamada /* map peripherals to clock IDs */
4523d357619SMasahiro Yamada DAVINCI_ARM_CLKID = DAVINCI_PLL0_SYSCLK6,
4533d357619SMasahiro Yamada DAVINCI_DDR_CLKID = DAVINCI_PLL1_SYSCLK1,
4543d357619SMasahiro Yamada DAVINCI_MDIO_CLKID = DAVINCI_PLL0_SYSCLK4,
4553d357619SMasahiro Yamada DAVINCI_MMC_CLKID = DAVINCI_PLL0_SYSCLK2,
4563d357619SMasahiro Yamada DAVINCI_SPI0_CLKID = DAVINCI_PLL0_SYSCLK2,
4573d357619SMasahiro Yamada DAVINCI_MMCSD_CLKID = DAVINCI_PLL0_SYSCLK2,
4583d357619SMasahiro Yamada
4593d357619SMasahiro Yamada /* special clock ID - output of PLL multiplier */
4603d357619SMasahiro Yamada DAVINCI_PLLM_CLKID = 0x0FF,
4613d357619SMasahiro Yamada
4623d357619SMasahiro Yamada /* special clock ID - output of PLL post divisor */
4633d357619SMasahiro Yamada DAVINCI_PLLC_CLKID = 0x100,
4643d357619SMasahiro Yamada
4653d357619SMasahiro Yamada /* special clock ID - PLL bypass */
4663d357619SMasahiro Yamada DAVINCI_AUXCLK_CLKID = 0x101,
4673d357619SMasahiro Yamada };
4683d357619SMasahiro Yamada
4693d357619SMasahiro Yamada #define DAVINCI_UART2_CLKID (cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
4703d357619SMasahiro Yamada : get_async3_src())
4713d357619SMasahiro Yamada
4723d357619SMasahiro Yamada #define DAVINCI_SPI1_CLKID (cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
4733d357619SMasahiro Yamada : get_async3_src())
4743d357619SMasahiro Yamada
4753d357619SMasahiro Yamada int clk_get(enum davinci_clk_ids id);
4763d357619SMasahiro Yamada
4773d357619SMasahiro Yamada /* Boot config */
4783d357619SMasahiro Yamada struct davinci_syscfg_regs {
4793d357619SMasahiro Yamada dv_reg revid;
480c0fa385cSFabien Parent dv_reg rsvd[7];
481c0fa385cSFabien Parent dv_reg bootcfg;
482c0fa385cSFabien Parent dv_reg chiprevidr;
483c0fa385cSFabien Parent dv_reg rsvd2[4];
4843d357619SMasahiro Yamada dv_reg kick0;
4853d357619SMasahiro Yamada dv_reg kick1;
4863d357619SMasahiro Yamada dv_reg rsvd1[52];
4873d357619SMasahiro Yamada dv_reg mstpri[3];
488c0fa385cSFabien Parent dv_reg rsvd3;
4893d357619SMasahiro Yamada dv_reg pinmux[20];
4903d357619SMasahiro Yamada dv_reg suspsrc;
4913d357619SMasahiro Yamada dv_reg chipsig;
4923d357619SMasahiro Yamada dv_reg chipsig_clr;
4933d357619SMasahiro Yamada dv_reg cfgchip0;
4943d357619SMasahiro Yamada dv_reg cfgchip1;
4953d357619SMasahiro Yamada dv_reg cfgchip2;
4963d357619SMasahiro Yamada dv_reg cfgchip3;
4973d357619SMasahiro Yamada dv_reg cfgchip4;
4983d357619SMasahiro Yamada };
4993d357619SMasahiro Yamada
5003d357619SMasahiro Yamada #define davinci_syscfg_regs \
5013d357619SMasahiro Yamada ((struct davinci_syscfg_regs *)DAVINCI_BOOTCFG_BASE)
5023d357619SMasahiro Yamada
503c0fa385cSFabien Parent enum {
504c0fa385cSFabien Parent DAVINCI_NAND8_BOOT = 0b001110,
505c0fa385cSFabien Parent DAVINCI_NAND16_BOOT = 0b010000,
506c0fa385cSFabien Parent DAVINCI_SD_OR_MMC_BOOT = 0b011100,
507c0fa385cSFabien Parent DAVINCI_MMC_ONLY_BOOT = 0b111100,
508c0fa385cSFabien Parent DAVINCI_SPI0_FLASH_BOOT = 0b001010,
509c0fa385cSFabien Parent DAVINCI_SPI1_FLASH_BOOT = 0b001100,
510c0fa385cSFabien Parent };
511c0fa385cSFabien Parent
5123d357619SMasahiro Yamada #define pinmux(x) (&davinci_syscfg_regs->pinmux[x])
5133d357619SMasahiro Yamada
5143d357619SMasahiro Yamada /* Emulation suspend bits */
5153d357619SMasahiro Yamada #define DAVINCI_SYSCFG_SUSPSRC_EMAC (1 << 5)
5163d357619SMasahiro Yamada #define DAVINCI_SYSCFG_SUSPSRC_I2C (1 << 16)
5173d357619SMasahiro Yamada #define DAVINCI_SYSCFG_SUSPSRC_SPI0 (1 << 21)
5183d357619SMasahiro Yamada #define DAVINCI_SYSCFG_SUSPSRC_SPI1 (1 << 22)
5193d357619SMasahiro Yamada #define DAVINCI_SYSCFG_SUSPSRC_UART0 (1 << 18)
5202ac07f75SDavid Lechner #define DAVINCI_SYSCFG_SUSPSRC_UART1 (1 << 19)
5213d357619SMasahiro Yamada #define DAVINCI_SYSCFG_SUSPSRC_UART2 (1 << 20)
5223d357619SMasahiro Yamada #define DAVINCI_SYSCFG_SUSPSRC_TIMER0 (1 << 27)
5233d357619SMasahiro Yamada
5243d357619SMasahiro Yamada struct davinci_syscfg1_regs {
5253d357619SMasahiro Yamada dv_reg vtpio_ctl;
5263d357619SMasahiro Yamada dv_reg ddr_slew;
5273d357619SMasahiro Yamada dv_reg deepsleep;
5283d357619SMasahiro Yamada dv_reg pupd_ena;
5293d357619SMasahiro Yamada dv_reg pupd_sel;
5303d357619SMasahiro Yamada dv_reg rxactive;
5313d357619SMasahiro Yamada dv_reg pwrdwn;
5323d357619SMasahiro Yamada };
5333d357619SMasahiro Yamada
5343d357619SMasahiro Yamada #define davinci_syscfg1_regs \
5353d357619SMasahiro Yamada ((struct davinci_syscfg1_regs *)DAVINCI_SYSCFG1_BASE)
5363d357619SMasahiro Yamada
5373d357619SMasahiro Yamada #define DDR_SLEW_CMOSEN_BIT 4
5383d357619SMasahiro Yamada #define DDR_SLEW_DDR_PDENA_BIT 5
5393d357619SMasahiro Yamada
5403d357619SMasahiro Yamada #define VTP_POWERDWN (1 << 6)
5413d357619SMasahiro Yamada #define VTP_LOCK (1 << 7)
5423d357619SMasahiro Yamada #define VTP_CLKRZ (1 << 13)
5433d357619SMasahiro Yamada #define VTP_READY (1 << 15)
5443d357619SMasahiro Yamada #define VTP_IOPWRDWN (1 << 14)
5453d357619SMasahiro Yamada
5463d357619SMasahiro Yamada #define DV_SYSCFG_KICK0_UNLOCK 0x83e70b13
5473d357619SMasahiro Yamada #define DV_SYSCFG_KICK1_UNLOCK 0x95a4f1e0
5483d357619SMasahiro Yamada
5493d357619SMasahiro Yamada /* Interrupt controller */
5503d357619SMasahiro Yamada struct davinci_aintc_regs {
5513d357619SMasahiro Yamada dv_reg revid;
5523d357619SMasahiro Yamada dv_reg cr;
5533d357619SMasahiro Yamada dv_reg dummy0[2];
5543d357619SMasahiro Yamada dv_reg ger;
5553d357619SMasahiro Yamada dv_reg dummy1[219];
5563d357619SMasahiro Yamada dv_reg ecr1;
5573d357619SMasahiro Yamada dv_reg ecr2;
5583d357619SMasahiro Yamada dv_reg ecr3;
5593d357619SMasahiro Yamada dv_reg dummy2[1117];
5603d357619SMasahiro Yamada dv_reg hier;
5613d357619SMasahiro Yamada };
5623d357619SMasahiro Yamada
5633d357619SMasahiro Yamada #define davinci_aintc_regs ((struct davinci_aintc_regs *)DAVINCI_INTC_BASE)
5643d357619SMasahiro Yamada
5653d357619SMasahiro Yamada struct davinci_uart_ctrl_regs {
5663d357619SMasahiro Yamada dv_reg revid1;
5673d357619SMasahiro Yamada dv_reg revid2;
5683d357619SMasahiro Yamada dv_reg pwremu_mgmt;
5693d357619SMasahiro Yamada dv_reg mdr;
5703d357619SMasahiro Yamada };
5713d357619SMasahiro Yamada
5723d357619SMasahiro Yamada #define DAVINCI_UART_CTRL_BASE 0x28
5733d357619SMasahiro Yamada #define DAVINCI_UART0_CTRL_ADDR (DAVINCI_UART0_BASE + DAVINCI_UART_CTRL_BASE)
5743d357619SMasahiro Yamada #define DAVINCI_UART1_CTRL_ADDR (DAVINCI_UART1_BASE + DAVINCI_UART_CTRL_BASE)
5753d357619SMasahiro Yamada #define DAVINCI_UART2_CTRL_ADDR (DAVINCI_UART2_BASE + DAVINCI_UART_CTRL_BASE)
5763d357619SMasahiro Yamada
5773d357619SMasahiro Yamada #define davinci_uart0_ctrl_regs \
5783d357619SMasahiro Yamada ((struct davinci_uart_ctrl_regs *)DAVINCI_UART0_CTRL_ADDR)
5793d357619SMasahiro Yamada #define davinci_uart1_ctrl_regs \
5803d357619SMasahiro Yamada ((struct davinci_uart_ctrl_regs *)DAVINCI_UART1_CTRL_ADDR)
5813d357619SMasahiro Yamada #define davinci_uart2_ctrl_regs \
5823d357619SMasahiro Yamada ((struct davinci_uart_ctrl_regs *)DAVINCI_UART2_CTRL_ADDR)
5833d357619SMasahiro Yamada
5843d357619SMasahiro Yamada /* UART PWREMU_MGMT definitions */
5853d357619SMasahiro Yamada #define DAVINCI_UART_PWREMU_MGMT_FREE (1 << 0)
5863d357619SMasahiro Yamada #define DAVINCI_UART_PWREMU_MGMT_URRST (1 << 13)
5873d357619SMasahiro Yamada #define DAVINCI_UART_PWREMU_MGMT_UTRST (1 << 14)
5883d357619SMasahiro Yamada
cpu_is_da830(void)5893d357619SMasahiro Yamada static inline int cpu_is_da830(void)
5903d357619SMasahiro Yamada {
5913d357619SMasahiro Yamada unsigned int jtag_id = REG(JTAG_ID_REG);
5923d357619SMasahiro Yamada unsigned short part_no = (jtag_id >> 12) & 0xffff;
5933d357619SMasahiro Yamada
5943d357619SMasahiro Yamada return ((part_no == 0xb7df) ? 1 : 0);
5953d357619SMasahiro Yamada }
cpu_is_da850(void)5963d357619SMasahiro Yamada static inline int cpu_is_da850(void)
5973d357619SMasahiro Yamada {
5983d357619SMasahiro Yamada unsigned int jtag_id = REG(JTAG_ID_REG);
5993d357619SMasahiro Yamada unsigned short part_no = (jtag_id >> 12) & 0xffff;
6003d357619SMasahiro Yamada
6013d357619SMasahiro Yamada return ((part_no == 0xb7d1) ? 1 : 0);
6023d357619SMasahiro Yamada }
6033d357619SMasahiro Yamada
get_async3_src(void)6043d357619SMasahiro Yamada static inline enum davinci_clk_ids get_async3_src(void)
6053d357619SMasahiro Yamada {
6063d357619SMasahiro Yamada return (REG(&davinci_syscfg_regs->cfgchip3) & 0x10) ?
6073d357619SMasahiro Yamada DAVINCI_PLL1_SYSCLK2 : DAVINCI_PLL0_SYSCLK2;
6083d357619SMasahiro Yamada }
6093d357619SMasahiro Yamada
6103d357619SMasahiro Yamada #endif /* CONFIG_SOC_DA8XX */
6113d357619SMasahiro Yamada
6123d357619SMasahiro Yamada #if defined(CONFIG_SOC_DM365)
6133d357619SMasahiro Yamada #include <asm/arch/aintc_defs.h>
6143d357619SMasahiro Yamada #include <asm/arch/ddr2_defs.h>
6153d357619SMasahiro Yamada #include <asm/arch/gpio.h>
6163d357619SMasahiro Yamada #include <asm/arch/pll_defs.h>
6173d357619SMasahiro Yamada #include <asm/arch/psc_defs.h>
6183d357619SMasahiro Yamada #include <asm/arch/syscfg_defs.h>
6193d357619SMasahiro Yamada #include <asm/arch/timer_defs.h>
6203d357619SMasahiro Yamada
6213d357619SMasahiro Yamada #define TMPBUF 0x00017ff8
6223d357619SMasahiro Yamada #define TMPSTATUS 0x00017ff0
6233d357619SMasahiro Yamada #define DV_TMPBUF_VAL 0x591b3ed7
6243d357619SMasahiro Yamada #define FLAG_PORRST 0x00000001
6253d357619SMasahiro Yamada #define FLAG_WDTRST 0x00000002
6263d357619SMasahiro Yamada #define FLAG_FLGON 0x00000004
6273d357619SMasahiro Yamada #define FLAG_FLGOFF 0x00000010
6283d357619SMasahiro Yamada
6293d357619SMasahiro Yamada #endif
630*89f5eaa1SSimon Glass #endif /* !__ASSEMBLY__ */
6313d357619SMasahiro Yamada
6323d357619SMasahiro Yamada #endif /* __ASM_ARCH_HARDWARE_H */
633