xref: /rk3399_rockchip-uboot/arch/arm/mach-davinci/dp83848.c (revision b9cb64825b5e6efeb715abd8b48d9b12f98973e9)
1*601fbec7SMasahiro Yamada /*
2*601fbec7SMasahiro Yamada  * National Semiconductor DP83848 PHY Driver for TI DaVinci
3*601fbec7SMasahiro Yamada  * (TMS320DM644x) based boards.
4*601fbec7SMasahiro Yamada  *
5*601fbec7SMasahiro Yamada  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
6*601fbec7SMasahiro Yamada  *
7*601fbec7SMasahiro Yamada  * --------------------------------------------------------
8*601fbec7SMasahiro Yamada  *
9*601fbec7SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
10*601fbec7SMasahiro Yamada  */
11*601fbec7SMasahiro Yamada 
12*601fbec7SMasahiro Yamada #include <common.h>
13*601fbec7SMasahiro Yamada #include <net.h>
14*601fbec7SMasahiro Yamada #include <dp83848.h>
15*601fbec7SMasahiro Yamada #include <asm/arch/emac_defs.h>
16*601fbec7SMasahiro Yamada #include "../../../drivers/net/davinci_emac.h"
17*601fbec7SMasahiro Yamada 
18*601fbec7SMasahiro Yamada #ifdef CONFIG_DRIVER_TI_EMAC
19*601fbec7SMasahiro Yamada 
20*601fbec7SMasahiro Yamada #ifdef CONFIG_CMD_NET
21*601fbec7SMasahiro Yamada 
dp83848_is_phy_connected(int phy_addr)22*601fbec7SMasahiro Yamada int dp83848_is_phy_connected(int phy_addr)
23*601fbec7SMasahiro Yamada {
24*601fbec7SMasahiro Yamada 	u_int16_t	id1, id2;
25*601fbec7SMasahiro Yamada 
26*601fbec7SMasahiro Yamada 	if (!davinci_eth_phy_read(phy_addr, DP83848_PHYID1_REG, &id1))
27*601fbec7SMasahiro Yamada 		return(0);
28*601fbec7SMasahiro Yamada 	if (!davinci_eth_phy_read(phy_addr, DP83848_PHYID2_REG, &id2))
29*601fbec7SMasahiro Yamada 		return(0);
30*601fbec7SMasahiro Yamada 
31*601fbec7SMasahiro Yamada 	if ((id1 == DP83848_PHYID1_OUI) && (id2 == DP83848_PHYID2_OUI))
32*601fbec7SMasahiro Yamada 		return(1);
33*601fbec7SMasahiro Yamada 
34*601fbec7SMasahiro Yamada 	return(0);
35*601fbec7SMasahiro Yamada }
36*601fbec7SMasahiro Yamada 
dp83848_get_link_speed(int phy_addr)37*601fbec7SMasahiro Yamada int dp83848_get_link_speed(int phy_addr)
38*601fbec7SMasahiro Yamada {
39*601fbec7SMasahiro Yamada 	u_int16_t		tmp;
40*601fbec7SMasahiro Yamada 	volatile emac_regs*	emac = (emac_regs *)EMAC_BASE_ADDR;
41*601fbec7SMasahiro Yamada 
42*601fbec7SMasahiro Yamada 	if (!davinci_eth_phy_read(phy_addr, DP83848_STAT_REG, &tmp))
43*601fbec7SMasahiro Yamada 		return(0);
44*601fbec7SMasahiro Yamada 
45*601fbec7SMasahiro Yamada 	if (!(tmp & DP83848_LINK_STATUS))	/* link up? */
46*601fbec7SMasahiro Yamada 		return(0);
47*601fbec7SMasahiro Yamada 
48*601fbec7SMasahiro Yamada 	if (!davinci_eth_phy_read(phy_addr, DP83848_PHY_STAT_REG, &tmp))
49*601fbec7SMasahiro Yamada 		return(0);
50*601fbec7SMasahiro Yamada 
51*601fbec7SMasahiro Yamada 	/* Speed doesn't matter, there is no setting for it in EMAC... */
52*601fbec7SMasahiro Yamada 	if (tmp & DP83848_DUPLEX) {
53*601fbec7SMasahiro Yamada 		/* set DM644x EMAC for Full Duplex  */
54*601fbec7SMasahiro Yamada 		emac->MACCONTROL = EMAC_MACCONTROL_MIIEN_ENABLE |
55*601fbec7SMasahiro Yamada 			EMAC_MACCONTROL_FULLDUPLEX_ENABLE;
56*601fbec7SMasahiro Yamada 	} else {
57*601fbec7SMasahiro Yamada 		/*set DM644x EMAC for Half Duplex  */
58*601fbec7SMasahiro Yamada 		emac->MACCONTROL = EMAC_MACCONTROL_MIIEN_ENABLE;
59*601fbec7SMasahiro Yamada 	}
60*601fbec7SMasahiro Yamada 
61*601fbec7SMasahiro Yamada 	return(1);
62*601fbec7SMasahiro Yamada }
63*601fbec7SMasahiro Yamada 
64*601fbec7SMasahiro Yamada 
dp83848_init_phy(int phy_addr)65*601fbec7SMasahiro Yamada int dp83848_init_phy(int phy_addr)
66*601fbec7SMasahiro Yamada {
67*601fbec7SMasahiro Yamada 	int	ret = 1;
68*601fbec7SMasahiro Yamada 
69*601fbec7SMasahiro Yamada 	if (!dp83848_get_link_speed(phy_addr)) {
70*601fbec7SMasahiro Yamada 		/* Try another time */
71*601fbec7SMasahiro Yamada 		udelay(100000);
72*601fbec7SMasahiro Yamada 		ret = dp83848_get_link_speed(phy_addr);
73*601fbec7SMasahiro Yamada 	}
74*601fbec7SMasahiro Yamada 
75*601fbec7SMasahiro Yamada 	/* Disable PHY Interrupts */
76*601fbec7SMasahiro Yamada 	davinci_eth_phy_write(phy_addr, DP83848_PHY_INTR_CTRL_REG, 0);
77*601fbec7SMasahiro Yamada 
78*601fbec7SMasahiro Yamada 	return(ret);
79*601fbec7SMasahiro Yamada }
80*601fbec7SMasahiro Yamada 
81*601fbec7SMasahiro Yamada 
dp83848_auto_negotiate(int phy_addr)82*601fbec7SMasahiro Yamada int dp83848_auto_negotiate(int phy_addr)
83*601fbec7SMasahiro Yamada {
84*601fbec7SMasahiro Yamada 	u_int16_t	tmp;
85*601fbec7SMasahiro Yamada 
86*601fbec7SMasahiro Yamada 
87*601fbec7SMasahiro Yamada 	if (!davinci_eth_phy_read(phy_addr, DP83848_CTL_REG, &tmp))
88*601fbec7SMasahiro Yamada 		return(0);
89*601fbec7SMasahiro Yamada 
90*601fbec7SMasahiro Yamada 	/* Restart Auto_negotiation  */
91*601fbec7SMasahiro Yamada 	tmp &= ~DP83848_AUTONEG;	/* remove autonegotiation enable */
92*601fbec7SMasahiro Yamada 	tmp |= DP83848_ISOLATE;		/* Electrically isolate PHY */
93*601fbec7SMasahiro Yamada 	davinci_eth_phy_write(phy_addr, DP83848_CTL_REG, tmp);
94*601fbec7SMasahiro Yamada 
95*601fbec7SMasahiro Yamada 	/* Set the Auto_negotiation Advertisement Register
96*601fbec7SMasahiro Yamada 	 * MII advertising for Next page, 100BaseTxFD and HD,
97*601fbec7SMasahiro Yamada 	 * 10BaseTFD and HD, IEEE 802.3
98*601fbec7SMasahiro Yamada 	 */
99*601fbec7SMasahiro Yamada 	tmp = DP83848_NP | DP83848_TX_FDX | DP83848_TX_HDX |
100*601fbec7SMasahiro Yamada 		DP83848_10_FDX | DP83848_10_HDX | DP83848_AN_IEEE_802_3;
101*601fbec7SMasahiro Yamada 	davinci_eth_phy_write(phy_addr, DP83848_ANA_REG, tmp);
102*601fbec7SMasahiro Yamada 
103*601fbec7SMasahiro Yamada 
104*601fbec7SMasahiro Yamada 	/* Read Control Register */
105*601fbec7SMasahiro Yamada 	if (!davinci_eth_phy_read(phy_addr, DP83848_CTL_REG, &tmp))
106*601fbec7SMasahiro Yamada 		return(0);
107*601fbec7SMasahiro Yamada 
108*601fbec7SMasahiro Yamada 	tmp |= DP83848_SPEED_SELECT | DP83848_AUTONEG | DP83848_DUPLEX_MODE;
109*601fbec7SMasahiro Yamada 	davinci_eth_phy_write(phy_addr, DP83848_CTL_REG, tmp);
110*601fbec7SMasahiro Yamada 
111*601fbec7SMasahiro Yamada 	/* Restart Auto_negotiation  */
112*601fbec7SMasahiro Yamada 	tmp |= DP83848_RESTART_AUTONEG;
113*601fbec7SMasahiro Yamada 	davinci_eth_phy_write(phy_addr, DP83848_CTL_REG, tmp);
114*601fbec7SMasahiro Yamada 
115*601fbec7SMasahiro Yamada 	/*check AutoNegotiate complete */
116*601fbec7SMasahiro Yamada 	udelay(10000);
117*601fbec7SMasahiro Yamada 	if (!davinci_eth_phy_read(phy_addr, DP83848_STAT_REG, &tmp))
118*601fbec7SMasahiro Yamada 		return(0);
119*601fbec7SMasahiro Yamada 
120*601fbec7SMasahiro Yamada 	if (!(tmp & DP83848_AUTONEG_COMP))
121*601fbec7SMasahiro Yamada 		return(0);
122*601fbec7SMasahiro Yamada 
123*601fbec7SMasahiro Yamada 	return (dp83848_get_link_speed(phy_addr));
124*601fbec7SMasahiro Yamada }
125*601fbec7SMasahiro Yamada 
126*601fbec7SMasahiro Yamada #endif	/* CONFIG_CMD_NET */
127*601fbec7SMasahiro Yamada 
128*601fbec7SMasahiro Yamada #endif	/* CONFIG_DRIVER_ETHER */
129