1*62011840SMasahiro Yamada /*
2*62011840SMasahiro Yamada * (C) Copyright 2014
3*62011840SMasahiro Yamada * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4*62011840SMasahiro Yamada *
5*62011840SMasahiro Yamada * Based on:
6*62011840SMasahiro Yamada * (C) Copyright 2007-2008
7*62011840SMasahiro Yamada * Stelian Pop <stelian@popies.net>
8*62011840SMasahiro Yamada * Lead Tech Design <www.leadtechdesign.com>
9*62011840SMasahiro Yamada *
10*62011840SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+
11*62011840SMasahiro Yamada */
12*62011840SMasahiro Yamada
13*62011840SMasahiro Yamada #include <common.h>
14*62011840SMasahiro Yamada #include <asm/io.h>
15*62011840SMasahiro Yamada #include <asm/arch/at91_common.h>
16*62011840SMasahiro Yamada #include <asm/arch/at91sam9_sdramc.h>
17*62011840SMasahiro Yamada #include <asm/arch/gpio.h>
18*62011840SMasahiro Yamada
sdramc_initialize(unsigned int sdram_address,const struct sdramc_reg * p)19*62011840SMasahiro Yamada int sdramc_initialize(unsigned int sdram_address, const struct sdramc_reg *p)
20*62011840SMasahiro Yamada {
21*62011840SMasahiro Yamada struct sdramc_reg *reg = (struct sdramc_reg *)ATMEL_BASE_SDRAMC;
22*62011840SMasahiro Yamada unsigned int i;
23*62011840SMasahiro Yamada
24*62011840SMasahiro Yamada /* SDRAM feature must be in the configuration register */
25*62011840SMasahiro Yamada writel(p->cr, ®->cr);
26*62011840SMasahiro Yamada
27*62011840SMasahiro Yamada /* The SDRAM memory type must be set in the Memory Device Register */
28*62011840SMasahiro Yamada writel(p->mdr, ®->mdr);
29*62011840SMasahiro Yamada
30*62011840SMasahiro Yamada /*
31*62011840SMasahiro Yamada * The minimum pause of 200 us is provided to precede any single
32*62011840SMasahiro Yamada * toggle
33*62011840SMasahiro Yamada */
34*62011840SMasahiro Yamada for (i = 0; i < 1000; i++)
35*62011840SMasahiro Yamada ;
36*62011840SMasahiro Yamada
37*62011840SMasahiro Yamada /* A NOP command is issued to the SDRAM devices */
38*62011840SMasahiro Yamada writel(AT91_SDRAMC_MODE_NOP, ®->mr);
39*62011840SMasahiro Yamada writel(0x00000000, sdram_address);
40*62011840SMasahiro Yamada
41*62011840SMasahiro Yamada /* An All Banks Precharge command is issued to the SDRAM devices */
42*62011840SMasahiro Yamada writel(AT91_SDRAMC_MODE_PRECHARGE, ®->mr);
43*62011840SMasahiro Yamada writel(0x00000000, sdram_address);
44*62011840SMasahiro Yamada
45*62011840SMasahiro Yamada for (i = 0; i < 10000; i++)
46*62011840SMasahiro Yamada ;
47*62011840SMasahiro Yamada
48*62011840SMasahiro Yamada /* Eight auto-refresh cycles are provided */
49*62011840SMasahiro Yamada for (i = 0; i < 8; i++) {
50*62011840SMasahiro Yamada writel(AT91_SDRAMC_MODE_REFRESH, ®->mr);
51*62011840SMasahiro Yamada writel(0x00000001 + i, sdram_address + 4 + 4 * i);
52*62011840SMasahiro Yamada }
53*62011840SMasahiro Yamada
54*62011840SMasahiro Yamada /*
55*62011840SMasahiro Yamada * A Mode Register set (MRS) cyscle is issued to program the
56*62011840SMasahiro Yamada * SDRAM parameters(TCSR, PASR, DS)
57*62011840SMasahiro Yamada */
58*62011840SMasahiro Yamada writel(AT91_SDRAMC_MODE_LMR, ®->mr);
59*62011840SMasahiro Yamada writel(0xcafedede, sdram_address + 0x24);
60*62011840SMasahiro Yamada
61*62011840SMasahiro Yamada /*
62*62011840SMasahiro Yamada * The application must go into Normal Mode, setting Mode
63*62011840SMasahiro Yamada * to 0 in the Mode Register and perform a write access at
64*62011840SMasahiro Yamada * any location in the SDRAM.
65*62011840SMasahiro Yamada */
66*62011840SMasahiro Yamada writel(AT91_SDRAMC_MODE_NORMAL, ®->mr);
67*62011840SMasahiro Yamada writel(0x00000000, sdram_address); /* Perform Normal mode */
68*62011840SMasahiro Yamada
69*62011840SMasahiro Yamada /*
70*62011840SMasahiro Yamada * Write the refresh rate into the count field in the SDRAMC
71*62011840SMasahiro Yamada * Refresh Timer Rgister.
72*62011840SMasahiro Yamada */
73*62011840SMasahiro Yamada writel(p->tr, ®->tr);
74*62011840SMasahiro Yamada
75*62011840SMasahiro Yamada return 0;
76*62011840SMasahiro Yamada }
77