xref: /rk3399_rockchip-uboot/arch/arm/mach-at91/include/mach/sama5d4.h (revision b7b24a7a3cd74bb165d28a2959ed9143e3648fbf)
1af930827SMasahiro Yamada /*
2af930827SMasahiro Yamada  * Chip-specific header file for the SAMA5D4 SoC
3af930827SMasahiro Yamada  *
4af930827SMasahiro Yamada  * Copyright (C) 2014 Atmel
5af930827SMasahiro Yamada  *		      Bo Shen <voice.shen@atmel.com>
6af930827SMasahiro Yamada  *
7af930827SMasahiro Yamada  * SPDX-License-Identifier:     GPL-2.0+
8af930827SMasahiro Yamada  */
9af930827SMasahiro Yamada 
10af930827SMasahiro Yamada #ifndef __SAMA5D4_H
11af930827SMasahiro Yamada #define __SAMA5D4_H
12af930827SMasahiro Yamada 
13af930827SMasahiro Yamada /*
14af930827SMasahiro Yamada  * defines to be used in other places
15af930827SMasahiro Yamada  */
16af930827SMasahiro Yamada #define CONFIG_AT91FAMILY	/* It's a member of AT91 */
17af930827SMasahiro Yamada 
18af930827SMasahiro Yamada /*
19af930827SMasahiro Yamada  * Peripheral identifiers/interrupts.
20af930827SMasahiro Yamada  */
21af930827SMasahiro Yamada #define ATMEL_ID_FIQ	0	/* FIQ Interrupt */
22af930827SMasahiro Yamada #define ATMEL_ID_SYS	1	/* System Controller */
23af930827SMasahiro Yamada #define ATMEL_ID_ARM	2	/* Performance Monitor Unit */
24af930827SMasahiro Yamada #define ATMEL_ID_PIT	3	/* Periodic Interval Timer */
25af930827SMasahiro Yamada #define ATMEL_ID_WDT	4	/* Watchdog timer */
26af930827SMasahiro Yamada #define ATMEL_ID_PIOD	5	/* Parallel I/O Controller D */
27af930827SMasahiro Yamada #define ATMEL_ID_USART0	6	/* USART 0 */
28af930827SMasahiro Yamada #define ATMEL_ID_USART1	7	/* USART 1 */
29af930827SMasahiro Yamada #define ATMEL_ID_DMA0	8	/* DMA Controller 0 */
30af930827SMasahiro Yamada #define ATMEL_ID_ICM	9	/* Integrity Check Monitor */
31af930827SMasahiro Yamada #define ATMEL_ID_PKCC	10	/* Public Key Crypto Controller */
32af930827SMasahiro Yamada #define ATMEL_ID_AES	12	/* Advanced Encryption Standard */
33af930827SMasahiro Yamada #define ATMEL_ID_AESB	13	/* AES Bridge*/
34af930827SMasahiro Yamada #define ATMEL_ID_TDES	14	/* Triple Data Encryption Standard */
35af930827SMasahiro Yamada #define ATMEL_ID_SHA    15	/* SHA Signature */
36af930827SMasahiro Yamada #define ATMEL_ID_MPDDRC	16	/* MPDDR controller */
37af930827SMasahiro Yamada #define ATMEL_ID_MATRIX1	17	/* H32MX, 32-bit AHB Matrix */
38af930827SMasahiro Yamada #define ATMEL_ID_MATRIX0	18	/* H64MX, 64-bit AHB Matrix */
39af930827SMasahiro Yamada #define ATMEL_ID_VDEC	19	/* Video Decoder */
40af930827SMasahiro Yamada #define ATMEL_ID_SBM	20	/* Secure Box Module */
41af930827SMasahiro Yamada #define ATMEL_ID_SMC	22	/* Multi-bit ECC interrupt */
42af930827SMasahiro Yamada #define ATMEL_ID_PIOA	23	/* Parallel I/O Controller A */
43af930827SMasahiro Yamada #define ATMEL_ID_PIOB	24	/* Parallel I/O Controller B */
44af930827SMasahiro Yamada #define ATMEL_ID_PIOC	25	/* Parallel I/O Controller C */
45af930827SMasahiro Yamada #define ATMEL_ID_PIOE	26	/* Parallel I/O Controller E */
46af930827SMasahiro Yamada #define ATMEL_ID_UART0	27	/* UART 0 */
47af930827SMasahiro Yamada #define ATMEL_ID_UART1	28	/* UART 1 */
48af930827SMasahiro Yamada #define ATMEL_ID_USART2	29	/* USART 2 */
49af930827SMasahiro Yamada #define ATMEL_ID_USART3	30	/* USART 3 */
50af930827SMasahiro Yamada #define ATMEL_ID_USART4	31	/* USART 4 */
51af930827SMasahiro Yamada #define ATMEL_ID_TWI0	32	/* Two-Wire Interface 0 */
52af930827SMasahiro Yamada #define ATMEL_ID_TWI1	33	/* Two-Wire Interface 1 */
53af930827SMasahiro Yamada #define ATMEL_ID_TWI2	34	/* Two-Wire Interface 2 */
54af930827SMasahiro Yamada #define ATMEL_ID_MCI0	35	/* High Speed Multimedia Card Interface 0 */
55af930827SMasahiro Yamada #define ATMEL_ID_MCI1	36	/* High Speed Multimedia Card Interface 1 */
56af930827SMasahiro Yamada #define ATMEL_ID_SPI0	37	/* Serial Peripheral Interface 0 */
57af930827SMasahiro Yamada #define ATMEL_ID_SPI1	38	/* Serial Peripheral Interface 1 */
58af930827SMasahiro Yamada #define ATMEL_ID_SPI2	39	/* Serial Peripheral Interface 2 */
59af930827SMasahiro Yamada #define ATMEL_ID_TC0	40	/* Timer Counter 0 (ch. 0, 1, 2) */
60af930827SMasahiro Yamada #define ATMEL_ID_TC1	41	/* Timer Counter 1 (ch. 3, 4, 5) */
61af930827SMasahiro Yamada #define ATMEL_ID_TC2	42	/* Timer Counter 2 (ch. 6, 7, 8) */
62af930827SMasahiro Yamada #define ATMEL_ID_PWMC	43	/* Pulse Width Modulation Controller */
63af930827SMasahiro Yamada #define ATMEL_ID_ADC	44	/* Touch Screen ADC Controller */
64af930827SMasahiro Yamada #define ATMEL_ID_DBGU	45	/* Debug Unit Interrupt */
65af930827SMasahiro Yamada #define ATMEL_ID_UHPHS	46	/* USB Host High Speed */
66af930827SMasahiro Yamada #define ATMEL_ID_UDPHS	47	/* USB Device High Speed */
67af930827SMasahiro Yamada #define ATMEL_ID_SSC0	48	/* Synchronous Serial Controller 0 */
68af930827SMasahiro Yamada #define ATMEL_ID_SSC1	49	/* Synchronous Serial Controller 1 */
69af930827SMasahiro Yamada #define ATMEL_ID_XDMAC1	50	/* DMA Controller 1 */
70af930827SMasahiro Yamada #define ATMEL_ID_LCDC	51	/* LCD Controller */
71af930827SMasahiro Yamada #define ATMEL_ID_ISI	52	/* Image Sensor Interface */
72af930827SMasahiro Yamada #define ATMEL_ID_TRNG	53	/* True Random Number Generator */
73af930827SMasahiro Yamada #define ATMEL_ID_GMAC0	54	/* Ethernet MAC 0 */
74af930827SMasahiro Yamada #define ATMEL_ID_GMAC1	55	/* Ethernet MAC 1 */
75af930827SMasahiro Yamada #define ATMEL_ID_IRQ	56	/* IRQ Interrupt ID */
76af930827SMasahiro Yamada #define ATMEL_ID_SFC	57	/* Fuse Controller */
77af930827SMasahiro Yamada #define ATMEL_ID_SECURAM	59	/* Secured RAM */
78af930827SMasahiro Yamada #define ATMEL_ID_SMD	61	/* SMD Soft Modem */
79af930827SMasahiro Yamada #define ATMEL_ID_TWI3	62	/* Two-Wire Interface 3 */
80af930827SMasahiro Yamada #define ATMEL_ID_CATB	63	/* Capacitive Touch Controller */
81af930827SMasahiro Yamada #define ATMEL_ID_SFR	64	/* Special Funcion Register */
82af930827SMasahiro Yamada #define ATMEL_ID_AIC	65	/* Advanced Interrupt Controller */
83af930827SMasahiro Yamada #define ATMEL_ID_SAIC	66	/* Secured Advanced Interrupt Controller */
84af930827SMasahiro Yamada #define ATMEL_ID_L2CC	67	/* L2 Cache Controller */
85af930827SMasahiro Yamada 
86af930827SMasahiro Yamada /*
87af930827SMasahiro Yamada  * User Peripherals physical base addresses.
88af930827SMasahiro Yamada  */
89af930827SMasahiro Yamada #define ATMEL_BASE_LCDC		0xf0000000
90af930827SMasahiro Yamada #define ATMEL_BASE_DMAC1	0xf0004000
91af930827SMasahiro Yamada #define ATMEL_BASE_ISI		0xf0008000
92af930827SMasahiro Yamada #define ATMEL_BASE_PKCC		0xf000C000
93af930827SMasahiro Yamada #define ATMEL_BASE_MPDDRC	0xf0010000
94af930827SMasahiro Yamada #define ATMEL_BASE_DMAC0	0xf0014000
95af930827SMasahiro Yamada #define ATMEL_BASE_PMC		0xf0018000
96af930827SMasahiro Yamada #define ATMEL_BASE_MATRIX0	0xf001c000
97af930827SMasahiro Yamada #define ATMEL_BASE_AESB		0xf0020000
98af930827SMasahiro Yamada /* Reserved: 0xf0024000 - 0xf8000000 */
99af930827SMasahiro Yamada #define ATMEL_BASE_MCI0		0xf8000000
100af930827SMasahiro Yamada #define ATMEL_BASE_UART0	0xf8004000
101af930827SMasahiro Yamada #define ATMEL_BASE_SSC0		0xf8008000
102af930827SMasahiro Yamada #define ATMEL_BASE_PWMC		0xf800c000
103af930827SMasahiro Yamada #define ATMEL_BASE_SPI0		0xf8010000
104af930827SMasahiro Yamada #define ATMEL_BASE_TWI0		0xf8014000
105af930827SMasahiro Yamada #define ATMEL_BASE_TWI1		0xf8018000
106af930827SMasahiro Yamada #define ATMEL_BASE_TC0		0xf801c000
107af930827SMasahiro Yamada #define ATMEL_BASE_GMAC0	0xf8020000
108af930827SMasahiro Yamada #define ATMEL_BASE_TWI2		0xf8024000
109af930827SMasahiro Yamada #define ATMEL_BASE_SFR		0xf8028000
110af930827SMasahiro Yamada #define ATMEL_BASE_USART0	0xf802c000
111af930827SMasahiro Yamada #define ATMEL_BASE_USART1	0xf8030000
112af930827SMasahiro Yamada /* Reserved:	0xf8034000 - 0xfc000000 */
113af930827SMasahiro Yamada #define ATMEL_BASE_MCI1		0xfc000000
114af930827SMasahiro Yamada #define ATMEL_BASE_UART1	0xfc004000
115af930827SMasahiro Yamada #define ATMEL_BASE_USART2	0xfc008000
116af930827SMasahiro Yamada #define ATMEL_BASE_USART3	0xfc00c000
117af930827SMasahiro Yamada #define ATMEL_BASE_USART4	0xfc010000
118af930827SMasahiro Yamada #define ATMEL_BASE_SSC1		0xfc014000
119af930827SMasahiro Yamada #define ATMEL_BASE_SPI1		0xfc018000
120af930827SMasahiro Yamada #define ATMEL_BASE_SPI2		0xfc01c000
121af930827SMasahiro Yamada #define ATMEL_BASE_TC1		0xfc020000
122af930827SMasahiro Yamada #define ATMEL_BASE_TC2		0xfc024000
123af930827SMasahiro Yamada #define ATMEL_BASE_GMAC1	0xfc028000
124af930827SMasahiro Yamada #define ATMEL_BASE_UDPHS	0xfc02c000
125af930827SMasahiro Yamada #define ATMEL_BASE_TRNG		0xfc030000
126af930827SMasahiro Yamada #define ATMEL_BASE_ADC		0xfc034000
127af930827SMasahiro Yamada #define ATMEL_BASE_TWI3		0xfc038000
128af930827SMasahiro Yamada 
129af930827SMasahiro Yamada #define ATMEL_BASE_MATRIX1	0xfc054000
130af930827SMasahiro Yamada 
131af930827SMasahiro Yamada #define ATMEL_BASE_SMC		0xfc05c000
132af930827SMasahiro Yamada #define ATMEL_BASE_PMECC	(ATMEL_BASE_SMC + 0x070)
133af930827SMasahiro Yamada #define ATMEL_BASE_PMERRLOC	(ATMEL_BASE_SMC + 0x500)
134af930827SMasahiro Yamada 
135af930827SMasahiro Yamada #define ATMEL_BASE_PIOD		0xfc068000
136af930827SMasahiro Yamada #define ATMEL_BASE_RSTC		0xfc068600
137af930827SMasahiro Yamada #define ATMEL_BASE_PIT		0xfc068630
138af930827SMasahiro Yamada #define ATMEL_BASE_WDT		0xfc068640
139af930827SMasahiro Yamada 
140af930827SMasahiro Yamada #define ATMEL_BASE_DBGU		0xfc069000
141af930827SMasahiro Yamada #define ATMEL_BASE_PIOA		0xfc06a000
142af930827SMasahiro Yamada #define ATMEL_BASE_PIOB		0xfc06b000
143af930827SMasahiro Yamada #define ATMEL_BASE_PIOC		0xfc06c000
144af930827SMasahiro Yamada #define ATMEL_BASE_PIOE		0xfc06d000
145af930827SMasahiro Yamada #define ATMEL_BASE_AIC		0xfc06e000
146af930827SMasahiro Yamada 
147ce39680fSWenyou Yang #define ATMEL_CHIPID_CIDR	0xfc069040
148ce39680fSWenyou Yang #define ATMEL_CHIPID_EXID	0xfc069044
149ce39680fSWenyou Yang 
150af930827SMasahiro Yamada /*
151af930827SMasahiro Yamada  * Internal Memory.
152af930827SMasahiro Yamada  */
153af930827SMasahiro Yamada #define ATMEL_BASE_ROM		0x00000000	/* Internal ROM base address */
154af930827SMasahiro Yamada #define ATMEL_BASE_NFC		0x00100000	/* NFC SRAM */
155af930827SMasahiro Yamada #define ATMEL_BASE_SRAM		0x00200000	/* Internal ROM base address */
156af930827SMasahiro Yamada #define ATMEL_BASE_VDEC		0x00300000	/* Video Decoder Controller */
157af930827SMasahiro Yamada #define ATMEL_BASE_UDPHS_FIFO	0x00400000	/* USB Device HS controller */
158af930827SMasahiro Yamada #define ATMEL_BASE_OHCI		0x00500000	/* USB Host controller (OHCI) */
159af930827SMasahiro Yamada #define ATMEL_BASE_EHCI		0x00600000	/* USB Host controller (EHCI) */
160af930827SMasahiro Yamada #define ATMEL_BASE_AXI		0x00700000
161af930827SMasahiro Yamada #define ATMEL_BASE_DAP		0x00800000
162af930827SMasahiro Yamada #define ATMEL_BASE_SMD		0x00900000
163af930827SMasahiro Yamada 
164af930827SMasahiro Yamada /*
165af930827SMasahiro Yamada  * External memory
166af930827SMasahiro Yamada  */
167af930827SMasahiro Yamada #define ATMEL_BASE_CS0		0x10000000
168af930827SMasahiro Yamada #define ATMEL_BASE_DDRCS	0x20000000
169af930827SMasahiro Yamada #define ATMEL_BASE_CS1		0x60000000
170af930827SMasahiro Yamada #define ATMEL_BASE_CS2		0x70000000
171af930827SMasahiro Yamada #define ATMEL_BASE_CS3		0x80000000
172af930827SMasahiro Yamada 
173af930827SMasahiro Yamada /*
174af930827SMasahiro Yamada  * Other misc defines
175af930827SMasahiro Yamada  */
176af930827SMasahiro Yamada #define ATMEL_PIO_PORTS		5
177af930827SMasahiro Yamada #define CPU_HAS_PCR
178af930827SMasahiro Yamada #define CPU_HAS_H32MXDIV
179af930827SMasahiro Yamada 
180b5665bf2SWenyou Yang /* MATRIX0(H64MX) slave id definitions */
181b5665bf2SWenyou Yang #define H64MX_SLAVE_AXIMX_BRIDGE	0	/* Bridge from H64MX to AXIMX */
182b5665bf2SWenyou Yang #define H64MX_SLAVE_PERIPH_BRIDGE	1	/* H64MX Peripheral Bridge */
183b5665bf2SWenyou Yang #define H64MX_SLAVE_VDEC		2	/* Video Decoder */
184b5665bf2SWenyou Yang #define H64MX_SLAVE_DDRC_PORT0		3	/* DDR2 Port0-AESOTF */
185b5665bf2SWenyou Yang #define H64MX_SLAVE_DDRC_PORT1		4	/* DDR2 Port1 */
186b5665bf2SWenyou Yang #define H64MX_SLAVE_DDRC_PORT2		5	/* DDR2 Port2 */
187b5665bf2SWenyou Yang #define H64MX_SLAVE_DDRC_PORT3		6	/* DDR2 Port3 */
188b5665bf2SWenyou Yang #define H64MX_SLAVE_DDRC_PORT4		7	/* DDR2 Port4 */
189b5665bf2SWenyou Yang #define H64MX_SLAVE_DDRC_PORT5		8	/* DDR2 Port5 */
190b5665bf2SWenyou Yang #define H64MX_SLAVE_DDRC_PORT6		9	/* DDR2 Port6 */
191b5665bf2SWenyou Yang #define H64MX_SLAVE_DDRC_PORT7		10	/* DDR2 Port7 */
192b5665bf2SWenyou Yang #define H64MX_SLAVE_SRAM		11	/* Internal SRAM 128K */
193b5665bf2SWenyou Yang #define H64MX_SLAVE_H32MX_BRIDGE	12	/* Bridge from H64MX to H32MX */
194b5665bf2SWenyou Yang 
195b5665bf2SWenyou Yang /* MATRIX1(H32MX) slave id definitions */
196b5665bf2SWenyou Yang #define H32MX_SLAVE_H64MX_BRIDGE	0	/* Bridge from H32MX to H64MX */
197b5665bf2SWenyou Yang #define H32MX_SLAVE_PERIPH_BRIDGE0	1	/* H32MX Peripheral Bridge 0 */
198b5665bf2SWenyou Yang #define H32MX_SLAVE_PERIPH_BRIDGE1	2	/* H32MX Peripheral Bridge 1 */
199b5665bf2SWenyou Yang #define H32MX_SLAVE_EBI			3	/* External Bus Interface */
200b5665bf2SWenyou Yang #define H32MX_SLAVE_NFC_CMD		3	/* NFC command Register */
201b5665bf2SWenyou Yang #define H32MX_SLAVE_NFC_SRAM		4	/* NFC SRAM */
202b5665bf2SWenyou Yang #define H32MX_SLAVE_USB			5	/* USB Device & Host */
203b5665bf2SWenyou Yang #define H32MX_SLAVE_SMD			6	/* Soft Modem (SMD) */
204b5665bf2SWenyou Yang 
205*e4677f1aSWenyou Yang /* AICREDIR Unlock Key */
206*e4677f1aSWenyou Yang #define ATMEL_SFR_AICREDIR_KEY		0x5F67B102
207*e4677f1aSWenyou Yang 
208af930827SMasahiro Yamada /* sama5d4 series chip id definitions */
209af930827SMasahiro Yamada #define ARCH_ID_SAMA5D4		0x8a5c07c0
210af930827SMasahiro Yamada #define ARCH_EXID_SAMA5D41	0x00000001
211af930827SMasahiro Yamada #define ARCH_EXID_SAMA5D42	0x00000002
212af930827SMasahiro Yamada #define ARCH_EXID_SAMA5D43	0x00000003
213af930827SMasahiro Yamada #define ARCH_EXID_SAMA5D44	0x00000004
214af930827SMasahiro Yamada 
215af930827SMasahiro Yamada #define cpu_is_sama5d4()	(get_chip_id() == ARCH_ID_SAMA5D4)
216af930827SMasahiro Yamada #define cpu_is_sama5d41()	(cpu_is_sama5d4() && \
217af930827SMasahiro Yamada 		(get_extension_chip_id() == ARCH_EXID_SAMA5D41))
218af930827SMasahiro Yamada #define cpu_is_sama5d42()	(cpu_is_sama5d4() && \
219af930827SMasahiro Yamada 		(get_extension_chip_id() == ARCH_EXID_SAMA5D42))
220af930827SMasahiro Yamada #define cpu_is_sama5d43()	(cpu_is_sama5d4() && \
221af930827SMasahiro Yamada 		(get_extension_chip_id() == ARCH_EXID_SAMA5D43))
222af930827SMasahiro Yamada #define cpu_is_sama5d44()	(cpu_is_sama5d4() && \
223af930827SMasahiro Yamada 		(get_extension_chip_id() == ARCH_EXID_SAMA5D44))
224af930827SMasahiro Yamada 
225a2df3a37SBo Shen /* Timer */
226a2df3a37SBo Shen #define CONFIG_SYS_TIMER_COUNTER	0xfc06863c
227a2df3a37SBo Shen 
228af930827SMasahiro Yamada /*
229af930827SMasahiro Yamada  * No PMECC Galois table in ROM
230af930827SMasahiro Yamada  */
231af930827SMasahiro Yamada #define NO_GALOIS_TABLE_IN_ROM
232af930827SMasahiro Yamada 
233af930827SMasahiro Yamada #ifndef __ASSEMBLY__
234af930827SMasahiro Yamada unsigned int get_chip_id(void);
235af930827SMasahiro Yamada unsigned int get_extension_chip_id(void);
236af930827SMasahiro Yamada unsigned int has_lcdc(void);
237af930827SMasahiro Yamada char *get_cpu_name(void);
238af930827SMasahiro Yamada #endif
239af930827SMasahiro Yamada 
240af930827SMasahiro Yamada #endif
241