xref: /rk3399_rockchip-uboot/arch/arm/mach-at91/include/mach/at91sam9x5_matrix.h (revision b9cb64825b5e6efeb715abd8b48d9b12f98973e9)
1*af930827SMasahiro Yamada /*
2*af930827SMasahiro Yamada  * Matrix-centric header file for the AT91SAM9X5 family
3*af930827SMasahiro Yamada  *
4*af930827SMasahiro Yamada  *  Copyright (C) 2012-2013 Atmel Corporation.
5*af930827SMasahiro Yamada  *
6*af930827SMasahiro Yamada  * Memory Controllers (MATRIX, EBI) - System peripherals registers.
7*af930827SMasahiro Yamada  * Based on AT91SAM9X5 & AT91SAM9N12 preliminary datasheet.
8*af930827SMasahiro Yamada  *
9*af930827SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
10*af930827SMasahiro Yamada  */
11*af930827SMasahiro Yamada 
12*af930827SMasahiro Yamada #ifndef __AT91SAM9X5_MATRIX_H__
13*af930827SMasahiro Yamada #define __AT91SAM9X5_MATRIX_H__
14*af930827SMasahiro Yamada 
15*af930827SMasahiro Yamada #ifndef __ASSEMBLY__
16*af930827SMasahiro Yamada 
17*af930827SMasahiro Yamada /* AT91SAM9N12 Matrix definition is a subset of AT91SAM9X5. */
18*af930827SMasahiro Yamada struct at91_matrix {
19*af930827SMasahiro Yamada 	u32	mcfg[16];
20*af930827SMasahiro Yamada 	u32	scfg[16];
21*af930827SMasahiro Yamada 	u32	pras[16][2];
22*af930827SMasahiro Yamada 	u32	mrcr;           /* 0x100 Master Remap Control */
23*af930827SMasahiro Yamada 	u32	filler[5];
24*af930827SMasahiro Yamada #ifdef CONFIG_AT91SAM9X5
25*af930827SMasahiro Yamada 	u32	filler1[2];
26*af930827SMasahiro Yamada #endif
27*af930827SMasahiro Yamada 	/* EBI Chip Select Assignment Register
28*af930827SMasahiro Yamada 	 * 0x118: AT91SAM9N12
29*af930827SMasahiro Yamada 	 * 0x120: AT91SAM9X5
30*af930827SMasahiro Yamada 	 */
31*af930827SMasahiro Yamada 	u32	ebicsa;
32*af930827SMasahiro Yamada 	u32	filler4[47];
33*af930827SMasahiro Yamada #ifdef CONFIG_AT91SAM9N12
34*af930827SMasahiro Yamada 	u32	filler5[2];
35*af930827SMasahiro Yamada #endif
36*af930827SMasahiro Yamada 	u32	wpmr;
37*af930827SMasahiro Yamada 	u32	wpsr;
38*af930827SMasahiro Yamada };
39*af930827SMasahiro Yamada 
40*af930827SMasahiro Yamada #endif /* __ASSEMBLY__ */
41*af930827SMasahiro Yamada 
42*af930827SMasahiro Yamada #define AT91_MATRIX_ULBT_INFINITE	(0 << 0)
43*af930827SMasahiro Yamada #define AT91_MATRIX_ULBT_SINGLE		(1 << 0)
44*af930827SMasahiro Yamada #define AT91_MATRIX_ULBT_FOUR		(2 << 0)
45*af930827SMasahiro Yamada #define AT91_MATRIX_ULBT_EIGHT		(3 << 0)
46*af930827SMasahiro Yamada #define AT91_MATRIX_ULBT_SIXTEEN	(4 << 0)
47*af930827SMasahiro Yamada #define AT91_MATRIX_ULBT_THIRTYTWO	(5 << 0)
48*af930827SMasahiro Yamada #define AT91_MATRIX_ULBT_SIXTYFOUR	(6 << 0)
49*af930827SMasahiro Yamada #define AT91_MATRIX_ULBT_128		(7 << 0)
50*af930827SMasahiro Yamada 
51*af930827SMasahiro Yamada #define AT91_MATRIX_DEFMSTR_TYPE_NONE	(0 << 16)
52*af930827SMasahiro Yamada #define AT91_MATRIX_DEFMSTR_TYPE_LAST	(1 << 16)
53*af930827SMasahiro Yamada #define AT91_MATRIX_DEFMSTR_TYPE_FIXED	(2 << 16)
54*af930827SMasahiro Yamada #define AT91_MATRIX_FIXED_DEFMSTR_SHIFT 18
55*af930827SMasahiro Yamada 
56*af930827SMasahiro Yamada #define AT91_MATRIX_M0PR_SHIFT          0
57*af930827SMasahiro Yamada #define AT91_MATRIX_M1PR_SHIFT          4
58*af930827SMasahiro Yamada #define AT91_MATRIX_M2PR_SHIFT          8
59*af930827SMasahiro Yamada #define AT91_MATRIX_M3PR_SHIFT          12
60*af930827SMasahiro Yamada #define AT91_MATRIX_M4PR_SHIFT          16
61*af930827SMasahiro Yamada #define AT91_MATRIX_M5PR_SHIFT          20
62*af930827SMasahiro Yamada #define AT91_MATRIX_M6PR_SHIFT          24
63*af930827SMasahiro Yamada #define AT91_MATRIX_M7PR_SHIFT          28
64*af930827SMasahiro Yamada 
65*af930827SMasahiro Yamada #define AT91_MATRIX_M8PR_SHIFT          0  /* register B */
66*af930827SMasahiro Yamada #define AT91_MATRIX_M9PR_SHIFT          4  /* register B */
67*af930827SMasahiro Yamada #define AT91_MATRIX_M10PR_SHIFT         8  /* register B */
68*af930827SMasahiro Yamada #define AT91_MATRIX_M11PR_SHIFT         12 /* register B */
69*af930827SMasahiro Yamada 
70*af930827SMasahiro Yamada #define AT91_MATRIX_RCB0                (1 << 0)
71*af930827SMasahiro Yamada #define AT91_MATRIX_RCB1                (1 << 1)
72*af930827SMasahiro Yamada #define AT91_MATRIX_RCB2                (1 << 2)
73*af930827SMasahiro Yamada #define AT91_MATRIX_RCB3                (1 << 3)
74*af930827SMasahiro Yamada #define AT91_MATRIX_RCB4                (1 << 4)
75*af930827SMasahiro Yamada #define AT91_MATRIX_RCB5                (1 << 5)
76*af930827SMasahiro Yamada #define AT91_MATRIX_RCB6                (1 << 6)
77*af930827SMasahiro Yamada #define AT91_MATRIX_RCB7                (1 << 7)
78*af930827SMasahiro Yamada #define AT91_MATRIX_RCB8                (1 << 8)
79*af930827SMasahiro Yamada #define AT91_MATRIX_RCB9                (1 << 9)
80*af930827SMasahiro Yamada #define AT91_MATRIX_RCB10               (1 << 10)
81*af930827SMasahiro Yamada 
82*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_CS1A_SMC                (0 << 1)
83*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_CS1A_SDRAMC             (1 << 1)
84*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_CS3A_SMC                (0 << 3)
85*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA     (1 << 3)
86*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_DBPU_ON                 (0 << 8)
87*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_DBPU_OFF                (1 << 8)
88*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_DBPD_ON                 (0 << 9)
89*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_DBPD_OFF                (1 << 9)
90*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_VDDIOMSEL_1_8V          (0 << 16)
91*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_VDDIOMSEL_3_3V          (1 << 16)
92*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_EBI_IOSR_REDUCED        (0 << 17)
93*af930827SMasahiro Yamada #define AT91_MATRIX_EBI_EBI_IOSR_NORMAL         (1 << 17)
94*af930827SMasahiro Yamada #define AT91_MATRIX_NFD0_ON_D0                  (0 << 24)
95*af930827SMasahiro Yamada #define AT91_MATRIX_NFD0_ON_D16                 (1 << 24)
96*af930827SMasahiro Yamada #define AT91_MATRIX_MP_OFF                      (0 << 25)
97*af930827SMasahiro Yamada #define AT91_MATRIX_MP_ON                       (1 << 25)
98*af930827SMasahiro Yamada 
99*af930827SMasahiro Yamada #endif
100