xref: /rk3399_rockchip-uboot/arch/arm/mach-at91/include/mach/at91sam9g45.h (revision fd9102dafea5c6959401d0dbc5293a56d2261878)
1af930827SMasahiro Yamada /*
2af930827SMasahiro Yamada  * Chip-specific header file for the AT91SAM9M1x family
3af930827SMasahiro Yamada  *
4af930827SMasahiro Yamada  * (C) 2008 Atmel Corporation.
5af930827SMasahiro Yamada  *
6af930827SMasahiro Yamada  * Definitions for the SoC:
7af930827SMasahiro Yamada  * AT91SAM9G45
8af930827SMasahiro Yamada  *
9af930827SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
10af930827SMasahiro Yamada  */
11af930827SMasahiro Yamada 
12af930827SMasahiro Yamada #ifndef AT91SAM9G45_H
13af930827SMasahiro Yamada #define AT91SAM9G45_H
14af930827SMasahiro Yamada 
15af930827SMasahiro Yamada /*
16af930827SMasahiro Yamada  * defines to be used in other places
17af930827SMasahiro Yamada  */
18af930827SMasahiro Yamada #define CONFIG_AT91FAMILY	/* it's a member of AT91 */
19af930827SMasahiro Yamada 
20af930827SMasahiro Yamada /*
21af930827SMasahiro Yamada  * Peripheral identifiers/interrupts.
22af930827SMasahiro Yamada  */
23af930827SMasahiro Yamada #define ATMEL_ID_FIQ	0	/* Advanced Interrupt Controller (FIQ) */
24af930827SMasahiro Yamada #define ATMEL_ID_SYS	1	/* System Controller Interrupt */
25af930827SMasahiro Yamada #define ATMEL_ID_PIOA	2	/* Parallel I/O Controller A */
26af930827SMasahiro Yamada #define ATMEL_ID_PIOB	3	/* Parallel I/O Controller B */
27af930827SMasahiro Yamada #define ATMEL_ID_PIOC	4	/* Parallel I/O Controller C */
28af930827SMasahiro Yamada #define ATMEL_ID_PIODE	5	/* Parallel I/O Controller D and E */
29af930827SMasahiro Yamada #define ATMEL_ID_TRNG	6	/* True Random Number Generator */
30af930827SMasahiro Yamada #define ATMEL_ID_USART0	7	/* USART 0 */
31af930827SMasahiro Yamada #define ATMEL_ID_USART1	8	/* USART 1 */
32af930827SMasahiro Yamada #define ATMEL_ID_USART2	9	/* USART 2 */
33af930827SMasahiro Yamada #define ATMEL_ID_USART3	10	/* USART 3 */
34af930827SMasahiro Yamada #define ATMEL_ID_MCI0	11	/* High Speed Multimedia Card Interface 0 */
35af930827SMasahiro Yamada #define ATMEL_ID_TWI0	12	/* Two-Wire Interface 0 */
36af930827SMasahiro Yamada #define ATMEL_ID_TWI1	13	/* Two-Wire Interface 1 */
37af930827SMasahiro Yamada #define ATMEL_ID_SPI0	14	/* Serial Peripheral Interface 0 */
38af930827SMasahiro Yamada #define ATMEL_ID_SPI1	15	/* Serial Peripheral Interface 1 */
39af930827SMasahiro Yamada #define ATMEL_ID_SSC0	16	/* Synchronous Serial Controller 0 */
40af930827SMasahiro Yamada #define ATMEL_ID_SSC1	17	/* Synchronous Serial Controller 1 */
41af930827SMasahiro Yamada #define ATMEL_ID_TCB	18	/* Timer Counter 0, 1, 2, 3, 4 and 5 */
42af930827SMasahiro Yamada #define ATMEL_ID_PWMC	19	/* Pulse Width Modulation Controller */
43af930827SMasahiro Yamada #define ATMEL_ID_TSC	20	/* Touch Screen ADC Controller */
44af930827SMasahiro Yamada #define ATMEL_ID_DMA	21	/* DMA Controller */
45af930827SMasahiro Yamada #define ATMEL_ID_UHPHS	22	/* USB Host High Speed */
46af930827SMasahiro Yamada #define ATMEL_ID_LCDC	23	/* LCD Controller */
47af930827SMasahiro Yamada #define ATMEL_ID_AC97C	24	/* AC97 Controller */
48af930827SMasahiro Yamada #define ATMEL_ID_EMAC	25	/* Ethernet MAC */
49af930827SMasahiro Yamada #define ATMEL_ID_ISI	26	/* Image Sensor Interface */
50af930827SMasahiro Yamada #define ATMEL_ID_UDPHS	27	/* USB Device High Speed */
51af930827SMasahiro Yamada #define ATMEL_ID_AESTDESSHA 28	/* AES + T-DES + SHA */
52af930827SMasahiro Yamada #define ATMEL_ID_MCI1	29	/* High Speed Multimedia Card Interface 1 */
53af930827SMasahiro Yamada #define ATMEL_ID_VDEC	30	/* Video Decoder */
54af930827SMasahiro Yamada #define ATMEL_ID_IRQ0	31	/* Advanced Interrupt Controller */
55af930827SMasahiro Yamada 
56af930827SMasahiro Yamada /*
57af930827SMasahiro Yamada  * User Peripherals physical base addresses.
58af930827SMasahiro Yamada  */
59af930827SMasahiro Yamada #define ATMEL_BASE_UDPHS	0xfff78000
60af930827SMasahiro Yamada #define ATMEL_BASE_TC0		0xfff7c000
61af930827SMasahiro Yamada #define ATMEL_BASE_TC1		0xfff7c040
62af930827SMasahiro Yamada #define ATMEL_BASE_TC2		0xfff7c080
63af930827SMasahiro Yamada #define ATMEL_BASE_MCI0		0xfff80000
64af930827SMasahiro Yamada #define ATMEL_BASE_TWI0		0xfff84000
65af930827SMasahiro Yamada #define ATMEL_BASE_TWI1		0xfff88000
66af930827SMasahiro Yamada #define ATMEL_BASE_USART0	0xfff8c000
67af930827SMasahiro Yamada #define ATMEL_BASE_USART1	0xfff90000
68af930827SMasahiro Yamada #define ATMEL_BASE_USART2	0xfff94000
69af930827SMasahiro Yamada #define ATMEL_BASE_USART3	0xfff98000
70af930827SMasahiro Yamada #define ATMEL_BASE_SSC0		0xfff9c000
71af930827SMasahiro Yamada #define ATMEL_BASE_SSC1		0xfffa0000
72af930827SMasahiro Yamada #define ATMEL_BASE_SPI0		0xfffa4000
73af930827SMasahiro Yamada #define ATMEL_BASE_SPI1		0xfffa8000
74af930827SMasahiro Yamada #define ATMEL_BASE_AC97C	0xfffac000
75af930827SMasahiro Yamada #define ATMEL_BASE_TSC		0xfffb0000
76af930827SMasahiro Yamada #define ATMEL_BASE_ISI		0xfffb4000
77af930827SMasahiro Yamada #define ATMEL_BASE_PWMC		0xfffb8000
78af930827SMasahiro Yamada #define ATMEL_BASE_EMAC		0xfffbc000
79af930827SMasahiro Yamada #define ATMEL_BASE_AES		0xfffc0000
80af930827SMasahiro Yamada #define ATMEL_BASE_TDES		0xfffc4000
81af930827SMasahiro Yamada #define ATMEL_BASE_SHA		0xfffc8000
82af930827SMasahiro Yamada #define ATMEL_BASE_TRNG		0xfffcc000
83af930827SMasahiro Yamada #define ATMEL_BASE_MCI1		0xfffd0000
84af930827SMasahiro Yamada #define ATMEL_BASE_TC3		0xfffd4000
85af930827SMasahiro Yamada #define ATMEL_BASE_TC4		0xfffd4040
86af930827SMasahiro Yamada #define ATMEL_BASE_TC5		0xfffd4080
87af930827SMasahiro Yamada /* Reserved:	0xfffd8000 - 0xffffe1ff */
88af930827SMasahiro Yamada 
89af930827SMasahiro Yamada /*
90af930827SMasahiro Yamada  * System Peripherals physical base addresses.
91af930827SMasahiro Yamada  */
92af930827SMasahiro Yamada #define ATMEL_BASE_SYS		0xffffe200
93af930827SMasahiro Yamada #define ATMEL_BASE_ECC		0xffffe200
94af930827SMasahiro Yamada #define ATMEL_BASE_DDRSDRC1	0xffffe400
95af930827SMasahiro Yamada #define ATMEL_BASE_DDRSDRC0	0xffffe600
96af930827SMasahiro Yamada #define ATMEL_BASE_SMC		0xffffe800
97af930827SMasahiro Yamada #define ATMEL_BASE_MATRIX	0xffffea00
98af930827SMasahiro Yamada #define ATMEL_BASE_DMA		0xffffec00
99af930827SMasahiro Yamada #define ATMEL_BASE_DBGU		0xffffee00
100af930827SMasahiro Yamada #define ATMEL_BASE_AIC		0xfffff000
101af930827SMasahiro Yamada #define ATMEL_BASE_PIOA		0xfffff200
102af930827SMasahiro Yamada #define ATMEL_BASE_PIOB		0xfffff400
103af930827SMasahiro Yamada #define ATMEL_BASE_PIOC		0xfffff600
104af930827SMasahiro Yamada #define ATMEL_BASE_PIOD		0xfffff800
105af930827SMasahiro Yamada #define ATMEL_BASE_PIOE		0xfffffa00
106af930827SMasahiro Yamada #define ATMEL_BASE_PMC		0xfffffc00
107af930827SMasahiro Yamada #define ATMEL_BASE_RSTC		0xfffffd00
108af930827SMasahiro Yamada #define ATMEL_BASE_SHDWN	0xfffffd10
109af930827SMasahiro Yamada #define ATMEL_BASE_RTT		0xfffffd20
110af930827SMasahiro Yamada #define ATMEL_BASE_PIT		0xfffffd30
111af930827SMasahiro Yamada #define ATMEL_BASE_WDT		0xfffffd40
112*90958466SAndre Renaud #define ATMEL_BASE_SCKCR	0xfffffd50
113af930827SMasahiro Yamada #define ATMEL_BASE_GPBR		0xfffffd60
114af930827SMasahiro Yamada #define ATMEL_BASE_RTC		0xfffffdb0
115af930827SMasahiro Yamada /* Reserved:	0xfffffdc0 - 0xffffffff */
116af930827SMasahiro Yamada 
117af930827SMasahiro Yamada /*
118af930827SMasahiro Yamada  * Internal Memory.
119af930827SMasahiro Yamada  */
120af930827SMasahiro Yamada #define ATMEL_BASE_SRAM		0x00300000	/* Internal SRAM base address */
121af930827SMasahiro Yamada #define ATMEL_BASE_ROM		0x00400000	/* Internal ROM base address */
122af930827SMasahiro Yamada #define ATMEL_BASE_LCDC		0x00500000	/* LCD Controller */
123af930827SMasahiro Yamada #define ATMEL_BASE_UDPHS_FIFO	0x00600000	/* USB Device HS controller */
124af930827SMasahiro Yamada #define ATMEL_BASE_HCI		0x00700000	/* USB Host controller (OHCI) */
125af930827SMasahiro Yamada #define ATMEL_BASE_EHCI		0x00800000	/* USB Host controller (EHCI) */
126af930827SMasahiro Yamada #define ATMEL_BASE_VDEC		0x00900000	/* Video Decoder Controller */
127af930827SMasahiro Yamada 
128af930827SMasahiro Yamada /*
129af930827SMasahiro Yamada  * External memory
130af930827SMasahiro Yamada  */
131af930827SMasahiro Yamada #define ATMEL_BASE_CS0		0x10000000
132af930827SMasahiro Yamada #define ATMEL_BASE_CS1		0x20000000
133af930827SMasahiro Yamada #define ATMEL_BASE_CS2		0x30000000
134af930827SMasahiro Yamada #define ATMEL_BASE_CS3		0x40000000
135af930827SMasahiro Yamada #define ATMEL_BASE_CS4		0x50000000
136af930827SMasahiro Yamada #define ATMEL_BASE_CS5		0x60000000
137af930827SMasahiro Yamada #define ATMEL_BASE_CS6		0x70000000
138af930827SMasahiro Yamada #define ATMEL_BASE_CS7		0x80000000
139af930827SMasahiro Yamada 
140a02c8a31SBo Shen /* Timer */
141a02c8a31SBo Shen #define CONFIG_SYS_TIMER_COUNTER	0xfffffd3c
142a02c8a31SBo Shen 
143af930827SMasahiro Yamada /*
144af930827SMasahiro Yamada  * Other misc defines
145af930827SMasahiro Yamada  */
146af930827SMasahiro Yamada #define ATMEL_PIO_PORTS		5		/* this SoCs has 5 PIO */
147af930827SMasahiro Yamada #define ATMEL_BASE_PIO		ATMEL_BASE_PIOA
148af930827SMasahiro Yamada #define ATMEL_PMC_UHP		AT91SAM926x_PMC_UHP
149af930827SMasahiro Yamada #define ATMEL_ID_UHP		ATMEL_ID_UHPHS
150af930827SMasahiro Yamada /*
151af930827SMasahiro Yamada  * Cpu Name
152af930827SMasahiro Yamada  */
153af930827SMasahiro Yamada #define ATMEL_CPU_NAME		"AT91SAM9G45"
154af930827SMasahiro Yamada 
155af930827SMasahiro Yamada #endif
156