1af930827SMasahiro Yamada /* 2af930827SMasahiro Yamada * [origin: Linux kernel include/asm-arm/arch-at91/at91sam9263.h] 3af930827SMasahiro Yamada * 4af930827SMasahiro Yamada * (C) 2007 Atmel Corporation. 5af930827SMasahiro Yamada * (C) Copyright 2010 6af930827SMasahiro Yamada * Reinhard Meyer, EMK Elektronik, reinhard.meyer@emk-elektronik.de 7af930827SMasahiro Yamada * 8af930827SMasahiro Yamada * Definitions for the SoC: 9af930827SMasahiro Yamada * AT91SAM9263 10af930827SMasahiro Yamada * 11af930827SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+ 12af930827SMasahiro Yamada */ 13af930827SMasahiro Yamada 14af930827SMasahiro Yamada #ifndef AT91SAM9263_H 15af930827SMasahiro Yamada #define AT91SAM9263_H 16af930827SMasahiro Yamada 17af930827SMasahiro Yamada /* 18af930827SMasahiro Yamada * defines to be used in other places 19af930827SMasahiro Yamada */ 20af930827SMasahiro Yamada #define CONFIG_AT91FAMILY /* it's a member of AT91 */ 21af930827SMasahiro Yamada 22af930827SMasahiro Yamada /* 23af930827SMasahiro Yamada * Peripheral identifiers/interrupts. 24af930827SMasahiro Yamada */ 25af930827SMasahiro Yamada #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */ 26af930827SMasahiro Yamada #define ATMEL_ID_SYS 1 /* System Peripherals */ 27af930827SMasahiro Yamada #define ATMEL_ID_PIOA 2 /* Parallel IO Controller A */ 28af930827SMasahiro Yamada #define ATMEL_ID_PIOB 3 /* Parallel IO Controller B */ 29af930827SMasahiro Yamada #define ATMEL_ID_PIOCDE 4 /* Parallel IO Controller C, D and E */ 30af930827SMasahiro Yamada /* Reserved: 5 */ 31af930827SMasahiro Yamada /* Reserved: 6 */ 32af930827SMasahiro Yamada #define ATMEL_ID_USART0 7 /* USART 0 */ 33af930827SMasahiro Yamada #define ATMEL_ID_USART1 8 /* USART 1 */ 34af930827SMasahiro Yamada #define ATMEL_ID_USART2 9 /* USART 2 */ 35af930827SMasahiro Yamada #define ATMEL_ID_MCI0 10 /* Multimedia Card Interface 0 */ 36af930827SMasahiro Yamada #define ATMEL_ID_MCI1 11 /* Multimedia Card Interface 1 */ 37af930827SMasahiro Yamada #define ATMEL_ID_CAN 12 /* CAN */ 38af930827SMasahiro Yamada #define ATMEL_ID_TWI 13 /* Two-Wire Interface */ 39af930827SMasahiro Yamada #define ATMEL_ID_SPI0 14 /* Serial Peripheral Interface 0 */ 40af930827SMasahiro Yamada #define ATMEL_ID_SPI1 15 /* Serial Peripheral Interface 1 */ 41af930827SMasahiro Yamada #define ATMEL_ID_SSC0 16 /* Serial Synchronous Controller 0 */ 42af930827SMasahiro Yamada #define ATMEL_ID_SSC1 17 /* Serial Synchronous Controller 1 */ 43af930827SMasahiro Yamada #define ATMEL_ID_AC97C 18 /* AC97 Controller */ 44af930827SMasahiro Yamada #define ATMEL_ID_TCB 19 /* Timer Counter 0, 1 and 2 */ 45af930827SMasahiro Yamada #define ATMEL_ID_PWMC 20 /* Pulse Width Modulation Controller */ 46af930827SMasahiro Yamada #define ATMEL_ID_EMAC 21 /* Ethernet */ 47af930827SMasahiro Yamada /* Reserved: 22 */ 48af930827SMasahiro Yamada #define ATMEL_ID_2DGE 23 /* 2D Graphic Engine */ 49af930827SMasahiro Yamada #define ATMEL_ID_UDP 24 /* USB Device Port */ 50af930827SMasahiro Yamada #define ATMEL_ID_ISI 25 /* Image Sensor Interface */ 51af930827SMasahiro Yamada #define ATMEL_ID_LCDC 26 /* LCD Controller */ 52af930827SMasahiro Yamada #define ATMEL_ID_DMA 27 /* DMA Controller */ 53af930827SMasahiro Yamada /* Reserved: 28 */ 54af930827SMasahiro Yamada #define ATMEL_ID_UHP 29 /* USB Host port */ 55af930827SMasahiro Yamada #define ATMEL_ID_IRQ0 30 /* Advanced Interrupt Controller (IRQ0) */ 56af930827SMasahiro Yamada #define ATMEL_ID_IRQ1 31 /* Advanced Interrupt Controller (IRQ1) */ 57af930827SMasahiro Yamada 58af930827SMasahiro Yamada /* 59af930827SMasahiro Yamada * User Peripherals physical base addresses. 60af930827SMasahiro Yamada */ 61af930827SMasahiro Yamada #define ATMEL_BASE_UDP 0xfff78000 62af930827SMasahiro Yamada #define ATMEL_BASE_TCB0 0xfff7c000 63af930827SMasahiro Yamada #define ATMEL_BASE_TC0 0xfff7c000 64af930827SMasahiro Yamada #define ATMEL_BASE_TC1 0xfff7c040 65af930827SMasahiro Yamada #define ATMEL_BASE_TC2 0xfff7c080 66af930827SMasahiro Yamada #define ATMEL_BASE_MCI0 0xfff80000 67af930827SMasahiro Yamada #define ATMEL_BASE_MCI1 0xfff84000 68af930827SMasahiro Yamada #define ATMEL_BASE_TWI 0xfff88000 69af930827SMasahiro Yamada #define ATMEL_BASE_USART0 0xfff8c000 70af930827SMasahiro Yamada #define ATMEL_BASE_USART1 0xfff90000 71af930827SMasahiro Yamada #define ATMEL_BASE_USART2 0xfff94000 72af930827SMasahiro Yamada #define ATMEL_BASE_SSC0 0xfff98000 73af930827SMasahiro Yamada #define ATMEL_BASE_SSC1 0xfff9c000 74af930827SMasahiro Yamada #define ATMEL_BASE_AC97C 0xfffa0000 75af930827SMasahiro Yamada #define ATMEL_BASE_SPI0 0xfffa4000 76af930827SMasahiro Yamada #define ATMEL_BASE_SPI1 0xfffa8000 77af930827SMasahiro Yamada #define ATMEL_BASE_CAN 0xfffac000 78af930827SMasahiro Yamada #define ATMEL_BASE_PWMC 0xfffb8000 79af930827SMasahiro Yamada #define ATMEL_BASE_EMAC 0xfffbc000 80af930827SMasahiro Yamada #define ATMEL_BASE_ISI 0xfffc4000 81af930827SMasahiro Yamada #define ATMEL_BASE_2DGE 0xfffc8000 82af930827SMasahiro Yamada 83af930827SMasahiro Yamada /* 84af930827SMasahiro Yamada * System Peripherals physical base addresses. 85af930827SMasahiro Yamada */ 86af930827SMasahiro Yamada #define ATMEL_BASE_ECC0 0xffffe000 87af930827SMasahiro Yamada #define ATMEL_BASE_SDRAMC0 0xffffe200 88af930827SMasahiro Yamada #define ATMEL_BASE_SMC0 0xffffe400 89af930827SMasahiro Yamada #define ATMEL_BASE_ECC1 0xffffe600 90af930827SMasahiro Yamada #define ATMEL_BASE_SDRAMC1 0xffffe800 91af930827SMasahiro Yamada #define ATMEL_BASE_SMC1 0xffffea00 92af930827SMasahiro Yamada #define ATMEL_BASE_MATRIX 0xffffec00 93af930827SMasahiro Yamada #define ATMEL_BASE_CCFG 0xffffed10 94af930827SMasahiro Yamada #define ATMEL_BASE_DBGU 0xffffee00 95af930827SMasahiro Yamada #define ATMEL_BASE_AIC 0xfffff000 96af930827SMasahiro Yamada #define ATMEL_BASE_PIOA 0xfffff200 97af930827SMasahiro Yamada #define ATMEL_BASE_PIOB 0xfffff400 98af930827SMasahiro Yamada #define ATMEL_BASE_PIOC 0xfffff600 99af930827SMasahiro Yamada #define ATMEL_BASE_PIOD 0xfffff800 100af930827SMasahiro Yamada #define ATMEL_BASE_PIOE 0xfffffa00 101af930827SMasahiro Yamada #define ATMEL_BASE_PMC 0xfffffc00 102af930827SMasahiro Yamada #define ATMEL_BASE_RSTC 0xfffffd00 103af930827SMasahiro Yamada #define ATMEL_BASE_SHDWC 0xfffffd10 104af930827SMasahiro Yamada #define ATMEL_BASE_RTT0 0xfffffd20 105af930827SMasahiro Yamada #define ATMEL_BASE_PIT 0xfffffd30 106af930827SMasahiro Yamada #define ATMEL_BASE_WDT 0xfffffd40 107af930827SMasahiro Yamada #define ATMEL_BASE_RTT1 0xfffffd50 108af930827SMasahiro Yamada #define ATMEL_BASE_GPBR 0xfffffd60 109af930827SMasahiro Yamada 110af930827SMasahiro Yamada /* 111af930827SMasahiro Yamada * Internal Memory. 112af930827SMasahiro Yamada */ 113af930827SMasahiro Yamada #define ATMEL_BASE_SRAM0 0x00300000 /* Internal SRAM 0 */ 114af930827SMasahiro Yamada 115af930827SMasahiro Yamada #define ATMEL_BASE_ROM 0x00400000 /* Internal ROM */ 116af930827SMasahiro Yamada 117af930827SMasahiro Yamada #define ATMEL_BASE_SRAM1 0x00500000 /* Internal SRAM 1 */ 118af930827SMasahiro Yamada 119af930827SMasahiro Yamada #define ATMEL_BASE_LCDC 0x00700000 /* LCD Controller */ 120af930827SMasahiro Yamada #define ATMEL_BASE_DMAC 0x00800000 /* DMA Controller */ 121af930827SMasahiro Yamada #define ATMEL_BASE_UHP 0x00a00000 /* USB Host controller */ 122af930827SMasahiro Yamada 123af930827SMasahiro Yamada /* 124af930827SMasahiro Yamada * External memory 125af930827SMasahiro Yamada */ 126af930827SMasahiro Yamada #define ATMEL_BASE_CS0 0x10000000 /* typically NOR */ 127af930827SMasahiro Yamada #define ATMEL_BASE_CS1 0x20000000 /* SDRAM */ 128af930827SMasahiro Yamada #define ATMEL_BASE_CS2 0x30000000 129af930827SMasahiro Yamada #define ATMEL_BASE_CS3 0x40000000 /* typically NAND */ 130af930827SMasahiro Yamada #define ATMEL_BASE_CS4 0x50000000 131af930827SMasahiro Yamada #define ATMEL_BASE_CS5 0x60000000 132af930827SMasahiro Yamada #define ATMEL_BASE_CS6 0x70000000 133af930827SMasahiro Yamada #define ATMEL_BASE_CS7 0x80000000 134af930827SMasahiro Yamada 135*a02c8a31SBo Shen /* Timer */ 136*a02c8a31SBo Shen #define CONFIG_SYS_TIMER_COUNTER 0xfffffd3c 137*a02c8a31SBo Shen 138af930827SMasahiro Yamada /* 139af930827SMasahiro Yamada * Other misc defines 140af930827SMasahiro Yamada */ 141af930827SMasahiro Yamada #define ATMEL_PIO_PORTS 5 /* this SoCs has 5 PIO */ 142af930827SMasahiro Yamada #define ATMEL_BASE_PIO ATMEL_BASE_PIOA 143af930827SMasahiro Yamada #define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP 144af930827SMasahiro Yamada 145af930827SMasahiro Yamada /* 146af930827SMasahiro Yamada * Cpu Name 147af930827SMasahiro Yamada */ 148af930827SMasahiro Yamada #define ATMEL_CPU_NAME "AT91SAM9263" 149af930827SMasahiro Yamada 150af930827SMasahiro Yamada #endif 151