1af930827SMasahiro Yamada /* 2af930827SMasahiro Yamada * [origin: Linux kernel include/asm-arm/arch-at91/at91sam9260.h] 3af930827SMasahiro Yamada * 4af930827SMasahiro Yamada * (C) 2006 Andrew Victor 5af930827SMasahiro Yamada * (C) Copyright 2010 6af930827SMasahiro Yamada * Reinhard Meyer, EMK Elektronik, reinhard.meyer@emk-elektronik.de 7af930827SMasahiro Yamada * 8af930827SMasahiro Yamada * Definitions for the SoCs: 9af930827SMasahiro Yamada * AT91SAM9260, AT91SAM9G20, AT91SAM9XE 10af930827SMasahiro Yamada * 11af930827SMasahiro Yamada * Note that those SoCs are mostly software and pin compatible, 12af930827SMasahiro Yamada * therefore this file applies to all of them. Differences between 13af930827SMasahiro Yamada * those SoCs are concentrated at the end of this file. 14af930827SMasahiro Yamada * 15af930827SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+ 16af930827SMasahiro Yamada */ 17af930827SMasahiro Yamada 18af930827SMasahiro Yamada #ifndef AT91SAM9260_H 19af930827SMasahiro Yamada #define AT91SAM9260_H 20af930827SMasahiro Yamada 21af930827SMasahiro Yamada /* 22af930827SMasahiro Yamada * defines to be used in other places 23af930827SMasahiro Yamada */ 24af930827SMasahiro Yamada #define CONFIG_AT91FAMILY /* it's a member of AT91 */ 25af930827SMasahiro Yamada 26af930827SMasahiro Yamada /* 27af930827SMasahiro Yamada * Peripheral identifiers/interrupts. 28af930827SMasahiro Yamada */ 29af930827SMasahiro Yamada #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */ 30af930827SMasahiro Yamada #define ATMEL_ID_SYS 1 /* System Peripherals */ 31af930827SMasahiro Yamada #define ATMEL_ID_PIOA 2 /* Parallel IO Controller A */ 32af930827SMasahiro Yamada #define ATMEL_ID_PIOB 3 /* Parallel IO Controller B */ 33af930827SMasahiro Yamada #define ATMEL_ID_PIOC 4 /* Parallel IO Controller C */ 34af930827SMasahiro Yamada #define ATMEL_ID_ADC 5 /* Analog-to-Digital Converter */ 35af930827SMasahiro Yamada #define ATMEL_ID_USART0 6 /* USART 0 */ 36af930827SMasahiro Yamada #define ATMEL_ID_USART1 7 /* USART 1 */ 37af930827SMasahiro Yamada #define ATMEL_ID_USART2 8 /* USART 2 */ 38af930827SMasahiro Yamada #define ATMEL_ID_MCI 9 /* Multimedia Card Interface */ 39af930827SMasahiro Yamada #define ATMEL_ID_UDP 10 /* USB Device Port */ 40af930827SMasahiro Yamada #define ATMEL_ID_TWI0 11 /* Two-Wire Interface 0 */ 41af930827SMasahiro Yamada #define ATMEL_ID_SPI0 12 /* Serial Peripheral Interface 0 */ 42af930827SMasahiro Yamada #define ATMEL_ID_SPI1 13 /* Serial Peripheral Interface 1 */ 43af930827SMasahiro Yamada #define ATMEL_ID_SSC0 14 /* Serial Synchronous Controller 0 */ 44af930827SMasahiro Yamada /* Reserved: 15 */ 45af930827SMasahiro Yamada /* Reserved: 16 */ 46af930827SMasahiro Yamada #define ATMEL_ID_TC0 17 /* Timer Counter 0 */ 47af930827SMasahiro Yamada #define ATMEL_ID_TC1 18 /* Timer Counter 1 */ 48af930827SMasahiro Yamada #define ATMEL_ID_TC2 19 /* Timer Counter 2 */ 49af930827SMasahiro Yamada #define ATMEL_ID_UHP 20 /* USB Host port */ 50af930827SMasahiro Yamada #define ATMEL_ID_EMAC0 21 /* Ethernet 0 */ 51af930827SMasahiro Yamada #define ATMEL_ID_ISI 22 /* Image Sensor Interface */ 52af930827SMasahiro Yamada #define ATMEL_ID_USART3 23 /* USART 3 */ 53af930827SMasahiro Yamada #define ATMEL_ID_USART4 24 /* USART 4 */ 54af930827SMasahiro Yamada /* USART5 or TWI1: 25 */ 55af930827SMasahiro Yamada #define ATMEL_ID_TC3 26 /* Timer Counter 3 */ 56af930827SMasahiro Yamada #define ATMEL_ID_TC4 27 /* Timer Counter 4 */ 57af930827SMasahiro Yamada #define ATMEL_ID_TC5 28 /* Timer Counter 5 */ 58af930827SMasahiro Yamada #define ATMEL_ID_IRQ0 29 /* Advanced Interrupt Controller (IRQ0) */ 59af930827SMasahiro Yamada #define ATMEL_ID_IRQ1 30 /* Advanced Interrupt Controller (IRQ1) */ 60af930827SMasahiro Yamada #define ATMEL_ID_IRQ2 31 /* Advanced Interrupt Controller (IRQ2) */ 61af930827SMasahiro Yamada 62af930827SMasahiro Yamada /* 63af930827SMasahiro Yamada * User Peripherals physical base addresses. 64af930827SMasahiro Yamada */ 65af930827SMasahiro Yamada #define ATMEL_BASE_TCB0 0xfffa0000 66af930827SMasahiro Yamada #define ATMEL_BASE_TC0 0xfffa0000 67af930827SMasahiro Yamada #define ATMEL_BASE_TC1 0xfffa0040 68af930827SMasahiro Yamada #define ATMEL_BASE_TC2 0xfffa0080 69af930827SMasahiro Yamada #define ATMEL_BASE_UDP0 0xfffa4000 70af930827SMasahiro Yamada #define ATMEL_BASE_MCI 0xfffa8000 71af930827SMasahiro Yamada #define ATMEL_BASE_TWI0 0xfffac000 72af930827SMasahiro Yamada #define ATMEL_BASE_USART0 0xfffb0000 73af930827SMasahiro Yamada #define ATMEL_BASE_USART1 0xfffb4000 74af930827SMasahiro Yamada #define ATMEL_BASE_USART2 0xfffb8000 75af930827SMasahiro Yamada #define ATMEL_BASE_SSC0 0xfffbc000 76af930827SMasahiro Yamada #define ATMEL_BASE_ISI0 0xfffc0000 77af930827SMasahiro Yamada #define ATMEL_BASE_EMAC0 0xfffc4000 78af930827SMasahiro Yamada #define ATMEL_BASE_SPI0 0xfffc8000 79af930827SMasahiro Yamada #define ATMEL_BASE_SPI1 0xfffcc000 80af930827SMasahiro Yamada #define ATMEL_BASE_USART3 0xfffd0000 81af930827SMasahiro Yamada #define ATMEL_BASE_USART4 0xfffd4000 82af930827SMasahiro Yamada /* USART5 or TWI1: 0xfffd8000 */ 83af930827SMasahiro Yamada #define ATMEL_BASE_TCB1 0xfffdc000 84af930827SMasahiro Yamada #define ATMEL_BASE_TC3 0xfffdc000 85af930827SMasahiro Yamada #define ATMEL_BASE_TC4 0xfffdc040 86af930827SMasahiro Yamada #define ATMEL_BASE_TC5 0xfffdc080 87af930827SMasahiro Yamada #define ATMEL_BASE_ADC 0xfffe0000 88af930827SMasahiro Yamada /* Reserved: 0xfffe4000 - 0xffffe7ff */ 89af930827SMasahiro Yamada 90af930827SMasahiro Yamada /* 91af930827SMasahiro Yamada * System Peripherals physical base addresses. 92af930827SMasahiro Yamada */ 93af930827SMasahiro Yamada #define ATMEL_BASE_SYS 0xffffe800 94af930827SMasahiro Yamada #define ATMEL_BASE_SDRAMC 0xffffea00 95af930827SMasahiro Yamada #define ATMEL_BASE_SMC 0xffffec00 96af930827SMasahiro Yamada #define ATMEL_BASE_MATRIX 0xffffee00 97af930827SMasahiro Yamada #define ATMEL_BASE_CCFG 0xffffef14 98af930827SMasahiro Yamada #define ATMEL_BASE_AIC 0xfffff000 99af930827SMasahiro Yamada #define ATMEL_BASE_DBGU 0xfffff200 100af930827SMasahiro Yamada #define ATMEL_BASE_PIOA 0xfffff400 101af930827SMasahiro Yamada #define ATMEL_BASE_PIOB 0xfffff600 102af930827SMasahiro Yamada #define ATMEL_BASE_PIOC 0xfffff800 103af930827SMasahiro Yamada /* EEFC: 0xfffffa00 */ 104af930827SMasahiro Yamada #define ATMEL_BASE_PMC 0xfffffc00 105af930827SMasahiro Yamada #define ATMEL_BASE_RSTC 0xfffffd00 106af930827SMasahiro Yamada #define ATMEL_BASE_SHDWN 0xfffffd10 107af930827SMasahiro Yamada #define ATMEL_BASE_RTT 0xfffffd20 108af930827SMasahiro Yamada #define ATMEL_BASE_PIT 0xfffffd30 109af930827SMasahiro Yamada #define ATMEL_BASE_WDT 0xfffffd40 110af930827SMasahiro Yamada /* GPBR(non-XE SoCs): 0xfffffd50 */ 111af930827SMasahiro Yamada /* GPBR(XE SoCs): 0xfffffd60 */ 112af930827SMasahiro Yamada /* Reserved: 0xfffffd70 - 0xffffffff */ 113af930827SMasahiro Yamada 114af930827SMasahiro Yamada /* 115af930827SMasahiro Yamada * Internal Memory common on all these SoCs 116af930827SMasahiro Yamada */ 117af930827SMasahiro Yamada #define ATMEL_BASE_BOOT 0x00000000 /* Boot mapped area */ 118af930827SMasahiro Yamada #define ATMEL_BASE_ROM 0x00100000 /* Internal ROM base address */ 119af930827SMasahiro Yamada /* SRAM or FLASH: 0x00200000 */ 120af930827SMasahiro Yamada /* SRAM: 0x00300000 */ 121af930827SMasahiro Yamada /* Reserved: 0x00400000 */ 122af930827SMasahiro Yamada #define ATMEL_UHP_BASE 0x00500000 /* USB Host controller */ 123af930827SMasahiro Yamada 124af930827SMasahiro Yamada /* 125af930827SMasahiro Yamada * External memory 126af930827SMasahiro Yamada */ 127af930827SMasahiro Yamada #define ATMEL_BASE_CS0 0x10000000 /* typically NOR */ 128af930827SMasahiro Yamada #define ATMEL_BASE_CS1 0x20000000 /* SDRAM */ 129af930827SMasahiro Yamada #define ATMEL_BASE_CS2 0x30000000 130af930827SMasahiro Yamada #define ATMEL_BASE_CS3 0x40000000 /* typically NAND */ 131af930827SMasahiro Yamada #define ATMEL_BASE_CS4 0x50000000 132af930827SMasahiro Yamada #define ATMEL_BASE_CS5 0x60000000 133af930827SMasahiro Yamada #define ATMEL_BASE_CS6 0x70000000 134af930827SMasahiro Yamada #define ATMEL_BASE_CS7 0x80000000 135af930827SMasahiro Yamada 136*a02c8a31SBo Shen /* Timer */ 137*a02c8a31SBo Shen #define CONFIG_SYS_TIMER_COUNTER 0xfffffd3c 138*a02c8a31SBo Shen 139af930827SMasahiro Yamada /* 140af930827SMasahiro Yamada * Other misc defines 141af930827SMasahiro Yamada */ 142af930827SMasahiro Yamada #ifndef CONFIG_DM_GPIO 143af930827SMasahiro Yamada #define ATMEL_PIO_PORTS 3 /* these SoCs have 3 PIO */ 144af930827SMasahiro Yamada #define ATMEL_BASE_PIO ATMEL_BASE_PIOA 145af930827SMasahiro Yamada #endif 146af930827SMasahiro Yamada #define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP 147af930827SMasahiro Yamada 148af930827SMasahiro Yamada /* 149af930827SMasahiro Yamada * SoC specific defines 150af930827SMasahiro Yamada */ 151af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9XE) 152af930827SMasahiro Yamada # define ATMEL_CPU_NAME "AT91SAM9XE" 153af930827SMasahiro Yamada # define ATMEL_ID_TWI1 25 /* TWI 1 */ 154af930827SMasahiro Yamada # define ATMEL_BASE_FLASH 0x00200000 /* Internal FLASH */ 155af930827SMasahiro Yamada # define ATMEL_BASE_SRAM 0x00300000 /* Internal SRAM */ 156af930827SMasahiro Yamada # define ATMEL_BASE_TWI1 0xfffd8000 157af930827SMasahiro Yamada # define ATMEL_BASE_EEFC 0xfffffa00 158af930827SMasahiro Yamada # define ATMEL_BASE_GPBR 0xfffffd60 159af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9260) 160af930827SMasahiro Yamada # define ATMEL_CPU_NAME "AT91SAM9260" 161af930827SMasahiro Yamada # define ATMEL_ID_USART5 25 /* USART 5 */ 162af930827SMasahiro Yamada # define ATMEL_BASE_SRAM0 0x00200000 /* Internal SRAM 0 */ 163af930827SMasahiro Yamada # define ATMEL_BASE_SRAM1 0x00300000 /* Internal SRAM 1 */ 164af930827SMasahiro Yamada # define ATMEL_BASE_USART5 0xfffd8000 165af930827SMasahiro Yamada # define ATMEL_BASE_GPBR 0xfffffd50 166af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9G20) 167af930827SMasahiro Yamada # define ATMEL_CPU_NAME "AT91SAM9G20" 168af930827SMasahiro Yamada # define ATMEL_ID_USART5 25 /* USART 5 */ 169af930827SMasahiro Yamada # define ATMEL_BASE_SRAM0 0x00200000 /* Internal SRAM 0 */ 170af930827SMasahiro Yamada # define ATMEL_BASE_SRAM1 0x00300000 /* Internal SRAM 1 */ 171af930827SMasahiro Yamada # define ATMEL_BASE_USART5 0xfffd8000 172af930827SMasahiro Yamada # define ATMEL_BASE_GPBR 0xfffffd50 173af930827SMasahiro Yamada #endif 174af930827SMasahiro Yamada 175af930827SMasahiro Yamada #endif 176