xref: /rk3399_rockchip-uboot/arch/arm/mach-at91/include/mach/at91_pmc.h (revision 0fcb9f07a1d086fc6951c08d2fc1cf6048bd54e2)
1af930827SMasahiro Yamada /*
2af930827SMasahiro Yamada  * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_pmc.h]
3af930827SMasahiro Yamada  *
4af930827SMasahiro Yamada  * Copyright (C) 2005 Ivan Kokshaysky
5af930827SMasahiro Yamada  * Copyright (C) SAN People
6af930827SMasahiro Yamada  * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de)
7af930827SMasahiro Yamada  *
8af930827SMasahiro Yamada  * Power Management Controller (PMC) - System peripherals registers.
9af930827SMasahiro Yamada  * Based on AT91RM9200 datasheet revision E.
10af930827SMasahiro Yamada  *
11af930827SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
12af930827SMasahiro Yamada  */
13af930827SMasahiro Yamada 
14af930827SMasahiro Yamada #ifndef AT91_PMC_H
15af930827SMasahiro Yamada #define AT91_PMC_H
16af930827SMasahiro Yamada 
17af930827SMasahiro Yamada #ifdef __ASSEMBLY__
18af930827SMasahiro Yamada 
19af930827SMasahiro Yamada #define	AT91_ASM_PMC_MOR	(ATMEL_BASE_PMC + 0x20)
20af930827SMasahiro Yamada #define	AT91_ASM_PMC_PLLAR	(ATMEL_BASE_PMC + 0x28)
21af930827SMasahiro Yamada #define	AT91_ASM_PMC_PLLBR	(ATMEL_BASE_PMC + 0x2c)
22af930827SMasahiro Yamada #define AT91_ASM_PMC_MCKR	(ATMEL_BASE_PMC + 0x30)
23af930827SMasahiro Yamada #define AT91_ASM_PMC_SR		(ATMEL_BASE_PMC + 0x68)
24af930827SMasahiro Yamada 
25af930827SMasahiro Yamada #else
26af930827SMasahiro Yamada 
27af930827SMasahiro Yamada #include <asm/types.h>
28af930827SMasahiro Yamada 
29af930827SMasahiro Yamada typedef struct at91_pmc {
30af930827SMasahiro Yamada 	u32	scer;		/* 0x00 System Clock Enable Register */
31af930827SMasahiro Yamada 	u32	scdr;		/* 0x04 System Clock Disable Register */
32af930827SMasahiro Yamada 	u32	scsr;		/* 0x08 System Clock Status Register */
33af930827SMasahiro Yamada 	u32	reserved0;
34af930827SMasahiro Yamada 	u32	pcer;		/* 0x10 Peripheral Clock Enable Register */
35af930827SMasahiro Yamada 	u32	pcdr;		/* 0x14 Peripheral Clock Disable Register */
36af930827SMasahiro Yamada 	u32	pcsr;		/* 0x18 Peripheral Clock Status Register */
37af930827SMasahiro Yamada 	u32	uckr;		/* 0x1C UTMI Clock Register */
38af930827SMasahiro Yamada 	u32	mor;		/* 0x20 Main Oscilator Register */
39af930827SMasahiro Yamada 	u32	mcfr;		/* 0x24 Main Clock Frequency Register */
40af930827SMasahiro Yamada 	u32	pllar;		/* 0x28 PLL A Register */
41af930827SMasahiro Yamada 	u32	pllbr;		/* 0x2C PLL B Register */
42af930827SMasahiro Yamada 	u32	mckr;		/* 0x30 Master Clock Register */
43af930827SMasahiro Yamada 	u32	reserved1;
44af930827SMasahiro Yamada 	u32	usb;		/* 0x38 USB Clock Register */
45af930827SMasahiro Yamada 	u32	reserved2;
46af930827SMasahiro Yamada 	u32	pck[4];		/* 0x40 Programmable Clock Register 0 - 3 */
47af930827SMasahiro Yamada 	u32	reserved3[4];
48af930827SMasahiro Yamada 	u32	ier;		/* 0x60 Interrupt Enable Register */
49af930827SMasahiro Yamada 	u32	idr;		/* 0x64 Interrupt Disable Register */
50af930827SMasahiro Yamada 	u32	sr;		/* 0x68 Status Register */
51af930827SMasahiro Yamada 	u32	imr;		/* 0x6C Interrupt Mask Register */
52af930827SMasahiro Yamada 	u32	reserved4[4];
53af930827SMasahiro Yamada 	u32	pllicpr;	/* 0x80 Change Pump Current Register (SAM9) */
54e5322df4SWenyou Yang 	u32	reserved5[24];
55af930827SMasahiro Yamada 	u32	wpmr;		/* 0xE4 Write Protect Mode Register (CAP0) */
56af930827SMasahiro Yamada 	u32	wpsr;		/* 0xE8 Write Protect Status Register (CAP0) */
57e5322df4SWenyou Yang 	u32	reserved6[5];
58af930827SMasahiro Yamada 	u32	pcer1;		/* 0x100 Periperial Clock Enable Register 1 */
59af930827SMasahiro Yamada 	u32	pcdr1;		/* 0x104 Periperial Clock Disable Register 1 */
60af930827SMasahiro Yamada 	u32	pcsr1;		/* 0x108 Periperial Clock Status Register 1 */
61af930827SMasahiro Yamada 	u32	pcr;		/* 0x10c Periperial Control Register */
62af930827SMasahiro Yamada 	u32	ocr;		/* 0x110 Oscillator Calibration Register */
63af930827SMasahiro Yamada } at91_pmc_t;
64af930827SMasahiro Yamada 
65af930827SMasahiro Yamada #endif	/* end not assembly */
66af930827SMasahiro Yamada 
67af930827SMasahiro Yamada #define AT91_PMC_MOR_MOSCEN		0x01
68af930827SMasahiro Yamada #define AT91_PMC_MOR_OSCBYPASS		0x02
69af930827SMasahiro Yamada #define AT91_PMC_MOR_MOSCRCEN		0x08
70d3b66620SMarek Vasut #define AT91_PMC_MOR_OSCOUNT(x)		(((x) & 0xff) << 8)
71d3b66620SMarek Vasut #define AT91_PMC_MOR_KEY(x)		(((x) & 0xff) << 16)
72af930827SMasahiro Yamada #define AT91_PMC_MOR_MOSCSEL		(1 << 24)
73af930827SMasahiro Yamada 
74d3b66620SMarek Vasut #define AT91_PMC_PLLXR_DIV(x)		((x) & 0xFF)
75d3b66620SMarek Vasut #define AT91_PMC_PLLXR_PLLCOUNT(x)	(((x) & 0x3F) << 8)
76d3b66620SMarek Vasut #define AT91_PMC_PLLXR_OUT(x)		(((x) & 0x03) << 14)
7775238f23SWenyou Yang #if defined(CONFIG_SAMA5D2) || defined(CONFIG_SAMA5D3) || \
7875238f23SWenyou Yang 	defined(CONFIG_SAMA5D4)
79d3b66620SMarek Vasut #define AT91_PMC_PLLXR_MUL(x)		(((x) & 0x7F) << 18)
80af930827SMasahiro Yamada #else
81d3b66620SMarek Vasut #define AT91_PMC_PLLXR_MUL(x)		(((x) & 0x7FF) << 16)
82af930827SMasahiro Yamada #endif
83af930827SMasahiro Yamada #define AT91_PMC_PLLAR_29		0x20000000
84af930827SMasahiro Yamada #define AT91_PMC_PLLBR_USBDIV_1		0x00000000
85af930827SMasahiro Yamada #define AT91_PMC_PLLBR_USBDIV_2		0x10000000
86af930827SMasahiro Yamada #define AT91_PMC_PLLBR_USBDIV_4		0x20000000
87af930827SMasahiro Yamada 
88af930827SMasahiro Yamada #define AT91_PMC_MCFR_MAINRDY		0x00010000
89af930827SMasahiro Yamada #define AT91_PMC_MCFR_MAINF_MASK	0x0000FFFF
90af930827SMasahiro Yamada 
91af930827SMasahiro Yamada #define AT91_PMC_MCKR_CSS_SLOW		0x00000000
92af930827SMasahiro Yamada #define AT91_PMC_MCKR_CSS_MAIN		0x00000001
93af930827SMasahiro Yamada #define AT91_PMC_MCKR_CSS_PLLA		0x00000002
94af930827SMasahiro Yamada #define AT91_PMC_MCKR_CSS_PLLB		0x00000003
95af930827SMasahiro Yamada #define AT91_PMC_MCKR_CSS_MASK		0x00000003
96af930827SMasahiro Yamada 
9775238f23SWenyou Yang #if defined(CONFIG_SAMA5D2) || defined(CONFIG_SAMA5D3) || \
9875238f23SWenyou Yang 	defined(CONFIG_SAMA5D4) || \
99ff255e83SBo Shen 	defined(CONFIG_AT91SAM9X5) || defined(CONFIG_AT91SAM9N12)
100af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_1		0x00000000
101af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_2		0x00000010
102af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_4		0x00000020
103af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_8		0x00000030
104af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_16		0x00000040
105af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_32		0x00000050
106af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_64		0x00000060
107af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_MASK		0x00000070
108af930827SMasahiro Yamada #else
109af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_1		0x00000000
110af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_2		0x00000004
111af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_4		0x00000008
112af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_8		0x0000000C
113af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_16		0x00000010
114af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_32		0x00000014
115af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_64		0x00000018
116af930827SMasahiro Yamada #define AT91_PMC_MCKR_PRES_MASK		0x0000001C
117af930827SMasahiro Yamada #endif
118af930827SMasahiro Yamada 
119af930827SMasahiro Yamada #ifdef CONFIG_AT91RM9200
120af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_1		0x00000000
121af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_2		0x00000100
122af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_3		0x00000200
123af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_4		0x00000300
124af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_MASK		0x00000300
125af930827SMasahiro Yamada #else
126af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_1		0x00000000
127af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_2		0x00000100
128af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_3		0x00000300
129af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_4		0x00000200
130af930827SMasahiro Yamada #define AT91_PMC_MCKR_MDIV_MASK		0x00000300
131af930827SMasahiro Yamada #endif
132af930827SMasahiro Yamada 
133af930827SMasahiro Yamada #define AT91_PMC_MCKR_PLLADIV_MASK	0x00003000
134af930827SMasahiro Yamada #define AT91_PMC_MCKR_PLLADIV_1		0x00000000
135af930827SMasahiro Yamada #define AT91_PMC_MCKR_PLLADIV_2		0x00001000
136af930827SMasahiro Yamada 
137af930827SMasahiro Yamada #define AT91_PMC_MCKR_H32MXDIV		0x01000000
138af930827SMasahiro Yamada 
139af930827SMasahiro Yamada #define AT91_PMC_IXR_MOSCS		0x00000001
140af930827SMasahiro Yamada #define AT91_PMC_IXR_LOCKA		0x00000002
141af930827SMasahiro Yamada #define AT91_PMC_IXR_LOCKB		0x00000004
142af930827SMasahiro Yamada #define AT91_PMC_IXR_MCKRDY		0x00000008
143af930827SMasahiro Yamada #define AT91_PMC_IXR_LOCKU		0x00000040
144af930827SMasahiro Yamada #define AT91_PMC_IXR_PCKRDY0		0x00000100
145af930827SMasahiro Yamada #define AT91_PMC_IXR_PCKRDY1		0x00000200
146af930827SMasahiro Yamada #define AT91_PMC_IXR_PCKRDY2		0x00000400
147af930827SMasahiro Yamada #define AT91_PMC_IXR_PCKRDY3		0x00000800
148af930827SMasahiro Yamada #define AT91_PMC_IXR_MOSCSELS		0x00010000
149af930827SMasahiro Yamada 
150af930827SMasahiro Yamada #define AT91_PMC_PCR_PID_MASK		(0x3f)
151c1900055SWenyou Yang #define AT91_PMC_PCR_GCKCSS		(0x7 << 8)
152*9e5935c0SWenyou Yang #define AT91_PMC_PCR_GCKCSS_MASK	0x07
153*9e5935c0SWenyou Yang #define AT91_PMC_PCR_GCKCSS_OFFSET	8
154*9e5935c0SWenyou Yang #define AT91_PMC_PCR_GCKCSS_(x)		((x & 0x07) << 8)
155c1900055SWenyou Yang #define		AT91_PMC_PCR_GCKCSS_SLOW_CLK	(0x0 << 8)
156c1900055SWenyou Yang #define		AT91_PMC_PCR_GCKCSS_MAIN_CLK	(0x1 << 8)
157c1900055SWenyou Yang #define		AT91_PMC_PCR_GCKCSS_PLLA_CLK	(0x2 << 8)
158c1900055SWenyou Yang #define		AT91_PMC_PCR_GCKCSS_UPLL_CLK	(0x3 << 8)
159c1900055SWenyou Yang #define		AT91_PMC_PCR_GCKCSS_MCK_CLK	(0x4 << 8)
160c1900055SWenyou Yang #define		AT91_PMC_PCR_GCKCSS_AUDIO_CLK	(0x5 << 8)
161af930827SMasahiro Yamada #define AT91_PMC_PCR_CMD_WRITE		(0x1 << 12)
162c1900055SWenyou Yang #define AT91_PMC_PCR_DIV		(0x3 << 16)
163c1900055SWenyou Yang #define AT91_PMC_PCR_GCKDIV		(0xff << 20)
164*9e5935c0SWenyou Yang #define AT91_PMC_PCR_GCKDIV_MASK	0xff
165c1900055SWenyou Yang #define AT91_PMC_PCR_GCKDIV_OFFSET	20
166*9e5935c0SWenyou Yang #define AT91_PMC_PCR_GCKDIV_(x)		((x & 0xff) << 20)
167af930827SMasahiro Yamada #define AT91_PMC_PCR_EN			(0x1 << 28)
168c1900055SWenyou Yang #define AT91_PMC_PCR_GCKEN		(0x1 << 29)
169af930827SMasahiro Yamada 
170af930827SMasahiro Yamada #define		AT91_PMC_PCK		(1 <<  0)		/* Processor Clock */
171af930827SMasahiro Yamada #define		AT91RM9200_PMC_UDP	(1 <<  1)		/* USB Devcice Port Clock [AT91RM9200 only] */
172c982f6b9SErik van Luijk #define		AT91_PMC_DDR		(1 <<  2)		/* DDR Clock */
173af930827SMasahiro Yamada #define		AT91RM9200_PMC_MCKUDP	(1 <<  2)		/* USB Device Port Master Clock Automatic Disable on Suspend [AT91RM9200 only] */
174af930827SMasahiro Yamada #define		AT91RM9200_PMC_UHP	(1 <<  4)		/* USB Host Port Clock [AT91RM9200 only] */
175af930827SMasahiro Yamada #define		AT91SAM926x_PMC_UHP	(1 <<  6)		/* USB Host Port Clock [AT91SAM926x only] */
176af930827SMasahiro Yamada #define		AT91SAM926x_PMC_UDP	(1 <<  7)		/* USB Devcice Port Clock [AT91SAM926x only] */
177af930827SMasahiro Yamada #define		AT91_PMC_PCK0		(1 <<  8)		/* Programmable Clock 0 */
178af930827SMasahiro Yamada #define		AT91_PMC_PCK1		(1 <<  9)		/* Programmable Clock 1 */
179af930827SMasahiro Yamada #define		AT91_PMC_PCK2		(1 << 10)		/* Programmable Clock 2 */
180af930827SMasahiro Yamada #define		AT91_PMC_PCK3		(1 << 11)		/* Programmable Clock 3 */
181af930827SMasahiro Yamada #define		AT91_PMC_HCK0		(1 << 16)		/* AHB Clock (USB host) [AT91SAM9261 only] */
182af930827SMasahiro Yamada #define		AT91_PMC_HCK1		(1 << 17)		/* AHB Clock (LCD) [AT91SAM9261 only] */
183af930827SMasahiro Yamada 
184af930827SMasahiro Yamada #define		AT91_PMC_UPLLEN		(1   << 16)		/* UTMI PLL Enable */
185af930827SMasahiro Yamada #define		AT91_PMC_UPLLCOUNT	(0xf << 20)		/* UTMI PLL Start-up Time */
186af930827SMasahiro Yamada #define		AT91_PMC_BIASEN		(1   << 24)		/* UTMI BIAS Enable */
187af930827SMasahiro Yamada #define		AT91_PMC_BIASCOUNT	(0xf << 28)		/* UTMI PLL Start-up Time */
188af930827SMasahiro Yamada 
189af930827SMasahiro Yamada #define		AT91_PMC_MOSCEN		(1    << 0)		/* Main Oscillator Enable */
190af930827SMasahiro Yamada #define		AT91_PMC_OSCBYPASS	(1    << 1)		/* Oscillator Bypass [SAM9x] */
191af930827SMasahiro Yamada #define		AT91_PMC_OSCOUNT	(0xff << 8)		/* Main Oscillator Start-up Time */
192af930827SMasahiro Yamada 
193af930827SMasahiro Yamada #define		AT91_PMC_MAINF		(0xffff <<  0)		/* Main Clock Frequency */
194af930827SMasahiro Yamada #define		AT91_PMC_MAINRDY	(1	<< 16)		/* Main Clock Ready */
195af930827SMasahiro Yamada 
196af930827SMasahiro Yamada #define		AT91_PMC_DIV		(0xff  <<  0)		/* Divider */
197af930827SMasahiro Yamada #define		AT91_PMC_PLLCOUNT	(0x3f  <<  8)		/* PLL Counter */
198af930827SMasahiro Yamada #define		AT91_PMC_OUT		(3     << 14)		/* PLL Clock Frequency Range */
199af930827SMasahiro Yamada #define		AT91_PMC_MUL		(0x7ff << 16)		/* PLL Multiplier */
200af930827SMasahiro Yamada #define		AT91_PMC_USBDIV		(3     << 28)		/* USB Divisor (PLLB only) */
201af930827SMasahiro Yamada #define			AT91_PMC_USBDIV_1		(0 << 28)
202af930827SMasahiro Yamada #define			AT91_PMC_USBDIV_2		(1 << 28)
203af930827SMasahiro Yamada #define			AT91_PMC_USBDIV_4		(2 << 28)
204af930827SMasahiro Yamada #define		AT91_PMC_USB96M		(1     << 28)		/* Divider by 2 Enable (PLLB only) */
205af930827SMasahiro Yamada #define		AT91_PMC_PLLA_WR_ERRATA	(1     << 29)		/* Bit 29 must always be set to 1 when programming the CKGR_PLLAR register */
206af930827SMasahiro Yamada 
207af930827SMasahiro Yamada #define		AT91_PMC_CSS		(3 <<  0)		/* Master Clock Selection */
208af930827SMasahiro Yamada #define			AT91_PMC_CSS_SLOW		(0 << 0)
209af930827SMasahiro Yamada #define			AT91_PMC_CSS_MAIN		(1 << 0)
210af930827SMasahiro Yamada #define			AT91_PMC_CSS_PLLA		(2 << 0)
211af930827SMasahiro Yamada #define			AT91_PMC_CSS_PLLB		(3 << 0)
212af930827SMasahiro Yamada #define		AT91_PMC_PRES		(7 <<  2)		/* Master Clock Prescaler */
213af930827SMasahiro Yamada #define			AT91_PMC_PRES_1			(0 << 2)
214af930827SMasahiro Yamada #define			AT91_PMC_PRES_2			(1 << 2)
215af930827SMasahiro Yamada #define			AT91_PMC_PRES_4			(2 << 2)
216af930827SMasahiro Yamada #define			AT91_PMC_PRES_8			(3 << 2)
217af930827SMasahiro Yamada #define			AT91_PMC_PRES_16		(4 << 2)
218af930827SMasahiro Yamada #define			AT91_PMC_PRES_32		(5 << 2)
219af930827SMasahiro Yamada #define			AT91_PMC_PRES_64		(6 << 2)
220af930827SMasahiro Yamada #define		AT91_PMC_MDIV		(3 <<  8)		/* Master Clock Division */
221af930827SMasahiro Yamada #define			AT91RM9200_PMC_MDIV_1		(0 << 8)	/* [AT91RM9200 only] */
222af930827SMasahiro Yamada #define			AT91RM9200_PMC_MDIV_2		(1 << 8)
223af930827SMasahiro Yamada #define			AT91RM9200_PMC_MDIV_3		(2 << 8)
224af930827SMasahiro Yamada #define			AT91RM9200_PMC_MDIV_4		(3 << 8)
225af930827SMasahiro Yamada #define			AT91SAM9_PMC_MDIV_1		(0 << 8)	/* [SAM9 only] */
226af930827SMasahiro Yamada #define			AT91SAM9_PMC_MDIV_2		(1 << 8)
227af930827SMasahiro Yamada #define			AT91SAM9_PMC_MDIV_4		(2 << 8)
228af930827SMasahiro Yamada #define			AT91SAM9_PMC_MDIV_3		(3 << 8)	/* [some SAM9 only] */
229af930827SMasahiro Yamada #define			AT91SAM9_PMC_MDIV_6		(3 << 8)
230af930827SMasahiro Yamada #define		AT91_PMC_PDIV		(1 << 12)		/* Processor Clock Division [some SAM9 only] */
231af930827SMasahiro Yamada #define			AT91_PMC_PDIV_1			(0 << 12)
232af930827SMasahiro Yamada #define			AT91_PMC_PDIV_2			(1 << 12)
233af930827SMasahiro Yamada 
234af930827SMasahiro Yamada #define		AT91_PMC_USBS_USB_PLLA		(0x0)		/* USB Clock Input is PLLA */
235af930827SMasahiro Yamada #define		AT91_PMC_USBS_USB_UPLL		(0x1)		/* USB Clock Input is UPLL */
236af930827SMasahiro Yamada #define		AT91_PMC_USBS_USB_PLLB		(0x1)		/* USB Clock Input is PLLB, AT91SAM9N12 only */
237af930827SMasahiro Yamada #define		AT91_PMC_USB_DIV_2		(0x1 <<  8)	/* USB Clock divided by 2 */
238af930827SMasahiro Yamada #define		AT91_PMC_USBDIV_8		(0x7 <<  8)	/* USB Clock divided by 8 */
239af930827SMasahiro Yamada #define		AT91_PMC_USBDIV_10		(0x9 <<  8)	/* USB Clock divided by 10 */
240af930827SMasahiro Yamada 
241af930827SMasahiro Yamada #define		AT91_PMC_MOSCS		(1 <<  0)		/* MOSCS Flag */
242af930827SMasahiro Yamada #define		AT91_PMC_LOCKA		(1 <<  1)		/* PLLA Lock */
243af930827SMasahiro Yamada #define		AT91_PMC_LOCKB		(1 <<  2)		/* PLLB Lock */
244af930827SMasahiro Yamada #define		AT91_PMC_MCKRDY		(1 <<  3)		/* Master Clock */
245af930827SMasahiro Yamada #define		AT91_PMC_LOCKU		(1 <<  6)		/* UPLL Lock */
246af930827SMasahiro Yamada #define		AT91_PMC_PCK0RDY	(1 <<  8)		/* Programmable Clock 0 */
247af930827SMasahiro Yamada #define		AT91_PMC_PCK1RDY	(1 <<  9)		/* Programmable Clock 1 */
248af930827SMasahiro Yamada #define		AT91_PMC_PCK2RDY	(1 << 10)		/* Programmable Clock 2 */
249af930827SMasahiro Yamada #define		AT91_PMC_PCK3RDY	(1 << 11)		/* Programmable Clock 3 */
250*9e5935c0SWenyou Yang #define		AT91_PMC_MOSCSELS	BIT(16)			/* Main Oscillator Selection Status */
251*9e5935c0SWenyou Yang #define		AT91_PMC_MOSCRCS	BIT(17)			/* 12 MHz RC Oscillator Status */
252c1900055SWenyou Yang #define		AT91_PMC_GCKRDY		(1 << 24)
253af930827SMasahiro Yamada #define		AT91_PMC_PROTKEY	0x504d4301	/* Activation Code */
254c0b868c0SWenyou Yang 
255c0b868c0SWenyou Yang /* PLL Charge Pump Current Register (PMC_PLLICPR) */
256c0b868c0SWenyou Yang #define AT91_PMC_ICP_PLLA(x)		(((x) & 0x3) << 0)
257c0b868c0SWenyou Yang #define AT91_PMC_IPLL_PLLA(x)		(((x) & 0x7) << 8)
258c0b868c0SWenyou Yang #define AT91_PMC_ICP_PLLU(x)		(((x) & 0x3) << 16)
259c0b868c0SWenyou Yang #define AT91_PMC_IVCO_PLLU(x)		(((x) & 0x3) << 24)
260c0b868c0SWenyou Yang 
261af930827SMasahiro Yamada #endif
262