1af930827SMasahiro Yamada /* 2af930827SMasahiro Yamada * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de) 3af930827SMasahiro Yamada * 4af930827SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+ 5af930827SMasahiro Yamada */ 6af930827SMasahiro Yamada 7af930827SMasahiro Yamada #ifndef AT91_MATRIX_H 8af930827SMasahiro Yamada #define AT91_MATRIX_H 9af930827SMasahiro Yamada 10af930827SMasahiro Yamada #ifdef __ASSEMBLY__ 11af930827SMasahiro Yamada 12af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9G20) 13af930827SMasahiro Yamada #define AT91_ASM_MATRIX_CSA0 (ATMEL_BASE_MATRIX + 0x11C) 14af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9261) 15af930827SMasahiro Yamada #define AT91_ASM_MATRIX_CSA0 (ATMEL_BASE_MATRIX + 0x30) 16af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9263) 17af930827SMasahiro Yamada #define AT91_ASM_MATRIX_CSA0 (ATMEL_BASE_MATRIX + 0x120) 18*ce9844ceSHeiko Schocher #elif defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 19af930827SMasahiro Yamada #define AT91_ASM_MATRIX_CSA0 (ATMEL_BASE_MATRIX + 0x128) 20af930827SMasahiro Yamada #else 21af930827SMasahiro Yamada #error AT91_ASM_MATRIX_CSA0 is not definied for current CPU 22af930827SMasahiro Yamada #endif 23af930827SMasahiro Yamada 24af930827SMasahiro Yamada #define AT91_ASM_MATRIX_MCFG ATMEL_BASE_MATRIX 25af930827SMasahiro Yamada 26af930827SMasahiro Yamada #else 27af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9G20) 28af930827SMasahiro Yamada #define AT91_MATRIX_MASTERS 6 29af930827SMasahiro Yamada #define AT91_MATRIX_SLAVES 5 30af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9261) 31af930827SMasahiro Yamada #define AT91_MATRIX_MASTERS 1 32af930827SMasahiro Yamada #define AT91_MATRIX_SLAVES 5 33af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9263) 34af930827SMasahiro Yamada #define AT91_MATRIX_MASTERS 9 35af930827SMasahiro Yamada #define AT91_MATRIX_SLAVES 7 36*ce9844ceSHeiko Schocher #elif defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 37af930827SMasahiro Yamada #define AT91_MATRIX_MASTERS 11 38af930827SMasahiro Yamada #define AT91_MATRIX_SLAVES 8 39af930827SMasahiro Yamada #else 40af930827SMasahiro Yamada #error CPU not supported. Please update at91_matrix.h 41af930827SMasahiro Yamada #endif 42af930827SMasahiro Yamada 43af930827SMasahiro Yamada typedef struct at91_priority { 44af930827SMasahiro Yamada u32 a; 45af930827SMasahiro Yamada u32 b; 46af930827SMasahiro Yamada } at91_priority_t; 47af930827SMasahiro Yamada 48af930827SMasahiro Yamada typedef struct at91_matrix { 49af930827SMasahiro Yamada u32 mcfg[AT91_MATRIX_MASTERS]; 50af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9261) 51af930827SMasahiro Yamada u32 scfg[AT91_MATRIX_SLAVES]; 52af930827SMasahiro Yamada u32 res61_1[3]; 53af930827SMasahiro Yamada u32 tcr; 54af930827SMasahiro Yamada u32 res61_2[2]; 55af930827SMasahiro Yamada u32 csa; 56af930827SMasahiro Yamada u32 pucr; 57af930827SMasahiro Yamada u32 res61_3[114]; 58af930827SMasahiro Yamada #else 59af930827SMasahiro Yamada u32 reserve1[16 - AT91_MATRIX_MASTERS]; 60af930827SMasahiro Yamada u32 scfg[AT91_MATRIX_SLAVES]; 61af930827SMasahiro Yamada u32 reserve2[16 - AT91_MATRIX_SLAVES]; 62af930827SMasahiro Yamada at91_priority_t pr[AT91_MATRIX_SLAVES]; 63af930827SMasahiro Yamada u32 reserve3[32 - (2 * AT91_MATRIX_SLAVES)]; 64af930827SMasahiro Yamada u32 mrcr; /* 0x100 Master Remap Control */ 65af930827SMasahiro Yamada u32 reserve4[3]; 66*ce9844ceSHeiko Schocher #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 67af930827SMasahiro Yamada u32 ccr[52]; /* 0x110 - 0x1E0 Chip Configuration */ 68af930827SMasahiro Yamada u32 womr; /* 0x1E4 Write Protect Mode */ 69af930827SMasahiro Yamada u32 wpsr; /* 0x1E8 Write Protect Status */ 70af930827SMasahiro Yamada u32 resg45_1[10]; 71af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9G20) 72af930827SMasahiro Yamada u32 res60_1[3]; 73af930827SMasahiro Yamada u32 csa; 74af930827SMasahiro Yamada u32 res60_2[56]; 75af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9263) 76af930827SMasahiro Yamada u32 res63_1; 77af930827SMasahiro Yamada u32 tcmr; 78af930827SMasahiro Yamada u32 res63_2[2]; 79af930827SMasahiro Yamada u32 csa[2]; 80af930827SMasahiro Yamada u32 res63_3[54]; 81af930827SMasahiro Yamada #else 82af930827SMasahiro Yamada u32 reserve5[60]; 83af930827SMasahiro Yamada #endif 84af930827SMasahiro Yamada #endif 85af930827SMasahiro Yamada } at91_matrix_t; 86af930827SMasahiro Yamada 87af930827SMasahiro Yamada #endif /* __ASSEMBLY__ */ 88af930827SMasahiro Yamada 89af930827SMasahiro Yamada #define AT91_MATRIX_CSA_DBPUC 0x00000100 90af930827SMasahiro Yamada #define AT91_MATRIX_CSA_VDDIOMSEL_1_8V 0x00000000 91af930827SMasahiro Yamada #define AT91_MATRIX_CSA_VDDIOMSEL_3_3V 0x00010000 92af930827SMasahiro Yamada 93af930827SMasahiro Yamada #define AT91_MATRIX_CSA_EBI_CS1A 0x00000002 94af930827SMasahiro Yamada #define AT91_MATRIX_CSA_EBI_CS3A 0x00000008 95af930827SMasahiro Yamada #define AT91_MATRIX_CSA_EBI_CS4A 0x00000010 96af930827SMasahiro Yamada #define AT91_MATRIX_CSA_EBI_CS5A 0x00000020 97af930827SMasahiro Yamada 98af930827SMasahiro Yamada #define AT91_MATRIX_CSA_EBI1_CS2A 0x00000008 99af930827SMasahiro Yamada 100af930827SMasahiro Yamada #if defined CONFIG_AT91SAM9261 101af930827SMasahiro Yamada /* Remap Command for AHB Master 0 (ARM926EJ-S Instruction Master) */ 102af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_RCB0 (1 << 0) 103af930827SMasahiro Yamada /* Remap Command for AHB Master 1 (ARM926EJ-S Data Master) */ 104af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_RCB1 (1 << 1) 105af930827SMasahiro Yamada #endif 106af930827SMasahiro Yamada 107af930827SMasahiro Yamada /* Undefined Length Burst Type */ 108af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9263) || \ 109*ce9844ceSHeiko Schocher defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 110af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_ULBT_INFINITE 0x00000000 111af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_ULBT_SINGLE 0x00000001 112af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_ULBT_FOUR 0x00000002 113af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_ULBT_EIGHT 0x00000003 114af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_ULBT_SIXTEEN 0x00000004 115af930827SMasahiro Yamada #endif 116*ce9844ceSHeiko Schocher #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 117af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_ULBT_THIRTYTWO 0x00000005 118af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_ULBT_SIXTYFOUR 0x00000006 119af930827SMasahiro Yamada #define AT91_MATRIX_MCFG_ULBT_128 0x00000007 120af930827SMasahiro Yamada #endif 121af930827SMasahiro Yamada 122af930827SMasahiro Yamada /* Default Master Type */ 123af930827SMasahiro Yamada #define AT91_MATRIX_SCFG_DEFMSTR_TYPE_NONE 0x00000000 124af930827SMasahiro Yamada #define AT91_MATRIX_SCFG_DEFMSTR_TYPE_LAST 0x00010000 125af930827SMasahiro Yamada #define AT91_MATRIX_SCFG_DEFMSTR_TYPE_FIXED 0x00020000 126af930827SMasahiro Yamada 127af930827SMasahiro Yamada /* Fixed Index of Default Master */ 128*ce9844ceSHeiko Schocher #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9263) || \ 129*ce9844ceSHeiko Schocher defined(CONFIG_AT91SAM9M10G45) 130af930827SMasahiro Yamada #define AT91_MATRIX_SCFG_FIXED_DEFMSTR(x) ((x & 0xf) << 18) 131af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9261) || defined(CONFIG_AT91SAM9260) 132af930827SMasahiro Yamada #define AT91_MATRIX_SCFG_FIXED_DEFMSTR(x) ((x & 7) << 18) 133af930827SMasahiro Yamada #endif 134af930827SMasahiro Yamada 135af930827SMasahiro Yamada /* Maximum Number of Allowed Cycles for a Burst */ 136*ce9844ceSHeiko Schocher #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 137af930827SMasahiro Yamada #define AT91_MATRIX_SCFG_SLOT_CYCLE(x) ((x & 0x1ff) << 0) 138af930827SMasahiro Yamada #elif defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9261) || \ 139af930827SMasahiro Yamada defined(CONFIG_AT91SAM9263) 140af930827SMasahiro Yamada #define AT91_MATRIX_SCFG_SLOT_CYCLE(x) ((x & 0xff) << 0) 141af930827SMasahiro Yamada #endif 142af930827SMasahiro Yamada 143af930827SMasahiro Yamada /* Arbitration Type */ 144af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9263) 145af930827SMasahiro Yamada #define AT91_MATRIX_SCFG_ARBT_ROUND_ROBIN 0x00000000 146af930827SMasahiro Yamada #define AT91_MATRIX_SCFG_ARBT_FIXED_PRIORITY 0x01000000 147af930827SMasahiro Yamada #endif 148af930827SMasahiro Yamada 149af930827SMasahiro Yamada /* Master Remap Control Register */ 150af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9263) || \ 151*ce9844ceSHeiko Schocher defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 152af930827SMasahiro Yamada /* Remap Command for AHB Master 0 (ARM926EJ-S Instruction Master) */ 153af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB0 (1 << 0) 154af930827SMasahiro Yamada /* Remap Command for AHB Master 1 (ARM926EJ-S Data Master) */ 155af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB1 (1 << 1) 156af930827SMasahiro Yamada #endif 157*ce9844ceSHeiko Schocher #if defined(CONFIG_AT91SAM9263) || defined(CONFIG_AT91SAM9G45) || \ 158*ce9844ceSHeiko Schocher defined(CONFIG_AT91SAM9M10G45) 159af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB2 0x00000004 160af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB3 0x00000008 161af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB4 0x00000010 162af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB5 0x00000020 163af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB6 0x00000040 164af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB7 0x00000080 165af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB8 0x00000100 166af930827SMasahiro Yamada #endif 167*ce9844ceSHeiko Schocher #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 168af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB9 0x00000200 169af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB10 0x00000400 170af930827SMasahiro Yamada #define AT91_MATRIX_MRCR_RCB11 0x00000800 171af930827SMasahiro Yamada #endif 172af930827SMasahiro Yamada 173af930827SMasahiro Yamada /* TCM Configuration Register */ 174*ce9844ceSHeiko Schocher #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 175af930827SMasahiro Yamada /* Size of ITCM enabled memory block */ 176af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_ITCM_0 0x00000000 177af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_ITCM_32 0x00000040 178af930827SMasahiro Yamada /* Size of DTCM enabled memory block */ 179af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_0 0x00000000 180af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_32 0x00000060 181af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_64 0x00000070 182af930827SMasahiro Yamada /* Wait state TCM register */ 183af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_TCM_NO_WS 0x00000000 184af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_TCM_ONE_WS 0x00000800 185af930827SMasahiro Yamada #endif 186af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9263) 187af930827SMasahiro Yamada /* Size of ITCM enabled memory block */ 188af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_ITCM_0 0x00000000 189af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_ITCM_16 0x00000005 190af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_ITCM_32 0x00000006 191af930827SMasahiro Yamada /* Size of DTCM enabled memory block */ 192af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_0 0x00000000 193af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_16 0x00000050 194af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_32 0x00000060 195af930827SMasahiro Yamada #endif 196af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9261) 197af930827SMasahiro Yamada /* Size of ITCM enabled memory block */ 198af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_ITCM_0 0x00000000 199af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_ITCM_16 0x00000005 200af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_ITCM_32 0x00000006 201af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_ITCM_64 0x00000007 202af930827SMasahiro Yamada /* Size of DTCM enabled memory block */ 203af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_0 0x00000000 204af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_16 0x00000050 205af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_32 0x00000060 206af930827SMasahiro Yamada #define AT91_MATRIX_TCMR_DTCM_64 0x00000070 207af930827SMasahiro Yamada #endif 208af930827SMasahiro Yamada 209*ce9844ceSHeiko Schocher #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 210af930827SMasahiro Yamada /* Video Mode Configuration Register */ 211af930827SMasahiro Yamada #define AT91C_MATRIX_VDEC_SEL_OFF 0x00000000 212af930827SMasahiro Yamada #define AT91C_MATRIX_VDEC_SEL_ON 0x00000001 213af930827SMasahiro Yamada /* Write Protect Mode Register */ 214af930827SMasahiro Yamada #define AT91_MATRIX_WPMR_WP_WPDIS 0x00000000 215af930827SMasahiro Yamada #define AT91_MATRIX_WPMR_WP_WPEN 0x00000001 216af930827SMasahiro Yamada #define AT91_MATRIX_WPMR_WPKEY 0xFFFFFF00 /* Write Protect KEY */ 217af930827SMasahiro Yamada /* Write Protect Status Register */ 218af930827SMasahiro Yamada #define AT91_MATRIX_WPSR_NO_WPV 0x00000000 219af930827SMasahiro Yamada #define AT91_MATRIX_WPSR_WPV 0x00000001 220af930827SMasahiro Yamada #define AT91_MATRIX_WPSR_WPVSRC 0x00FFFF00 /* Write Protect Violation Source */ 221af930827SMasahiro Yamada #endif 222af930827SMasahiro Yamada 223af930827SMasahiro Yamada /* USB Pad Pull-Up Control Register */ 224af930827SMasahiro Yamada #if defined(CONFIG_AT91SAM9261) 225af930827SMasahiro Yamada #define AT91_MATRIX_USBPUCR_PUON 0x40000000 226af930827SMasahiro Yamada #endif 227af930827SMasahiro Yamada 228af930827SMasahiro Yamada #define AT91_MATRIX_PRA_M0(x) ((x & 3) << 0) /* Master 0 Priority Reg. A*/ 229af930827SMasahiro Yamada #define AT91_MATRIX_PRA_M1(x) ((x & 3) << 4) /* Master 1 Priority Reg. A*/ 230af930827SMasahiro Yamada #define AT91_MATRIX_PRA_M2(x) ((x & 3) << 8) /* Master 2 Priority Reg. A*/ 231af930827SMasahiro Yamada #define AT91_MATRIX_PRA_M3(x) ((x & 3) << 12) /* Master 3 Priority Reg. A*/ 232af930827SMasahiro Yamada #define AT91_MATRIX_PRA_M4(x) ((x & 3) << 16) /* Master 4 Priority Reg. A*/ 233af930827SMasahiro Yamada #define AT91_MATRIX_PRA_M5(x) ((x & 3) << 20) /* Master 5 Priority Reg. A*/ 234af930827SMasahiro Yamada #define AT91_MATRIX_PRA_M6(x) ((x & 3) << 24) /* Master 6 Priority Reg. A*/ 235af930827SMasahiro Yamada #define AT91_MATRIX_PRA_M7(x) ((x & 3) << 28) /* Master 7 Priority Reg. A*/ 236af930827SMasahiro Yamada #define AT91_MATRIX_PRB_M8(x) ((x & 3) << 0) /* Master 8 Priority Reg. B) */ 237af930827SMasahiro Yamada #define AT91_MATRIX_PRB_M9(x) ((x & 3) << 4) /* Master 9 Priority Reg. B) */ 238af930827SMasahiro Yamada #define AT91_MATRIX_PRB_M10(x) ((x & 3) << 8) /* Master 10 Priority Reg. B) */ 239af930827SMasahiro Yamada 240af930827SMasahiro Yamada #endif 241