xref: /rk3399_rockchip-uboot/arch/arm/include/asm/psci.h (revision 7e742c276dea455d9439caa3f6bc3f4e9a1b5796)
1ecf07a79SMarc Zyngier /*
2ecf07a79SMarc Zyngier  * Copyright (C) 2013 - ARM Ltd
3ecf07a79SMarc Zyngier  * Author: Marc Zyngier <marc.zyngier@arm.com>
4ecf07a79SMarc Zyngier  *
5ecf07a79SMarc Zyngier  * This program is free software; you can redistribute it and/or modify
6ecf07a79SMarc Zyngier  * it under the terms of the GNU General Public License version 2 as
7ecf07a79SMarc Zyngier  * published by the Free Software Foundation.
8ecf07a79SMarc Zyngier  *
9ecf07a79SMarc Zyngier  * This program is distributed in the hope that it will be useful,
10ecf07a79SMarc Zyngier  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11ecf07a79SMarc Zyngier  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12ecf07a79SMarc Zyngier  * GNU General Public License for more details.
13ecf07a79SMarc Zyngier  *
14ecf07a79SMarc Zyngier  * You should have received a copy of the GNU General Public License
15ecf07a79SMarc Zyngier  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
16ecf07a79SMarc Zyngier  */
17ecf07a79SMarc Zyngier 
18ecf07a79SMarc Zyngier #ifndef __ARM_PSCI_H__
19ecf07a79SMarc Zyngier #define __ARM_PSCI_H__
20ecf07a79SMarc Zyngier 
215a07abb3SBeniamino Galvani /* PSCI 0.1 interface */
22ecf07a79SMarc Zyngier #define ARM_PSCI_FN_BASE		0x95c1ba5e
23ecf07a79SMarc Zyngier #define ARM_PSCI_FN(n)			(ARM_PSCI_FN_BASE + (n))
24ecf07a79SMarc Zyngier 
25ecf07a79SMarc Zyngier #define ARM_PSCI_FN_CPU_SUSPEND		ARM_PSCI_FN(0)
26ecf07a79SMarc Zyngier #define ARM_PSCI_FN_CPU_OFF		ARM_PSCI_FN(1)
27ecf07a79SMarc Zyngier #define ARM_PSCI_FN_CPU_ON		ARM_PSCI_FN(2)
28ecf07a79SMarc Zyngier #define ARM_PSCI_FN_MIGRATE		ARM_PSCI_FN(3)
29ecf07a79SMarc Zyngier 
30ecf07a79SMarc Zyngier #define ARM_PSCI_RET_SUCCESS		0
31ecf07a79SMarc Zyngier #define ARM_PSCI_RET_NI			(-1)
32ecf07a79SMarc Zyngier #define ARM_PSCI_RET_INVAL		(-2)
33ecf07a79SMarc Zyngier #define ARM_PSCI_RET_DENIED		(-3)
34116339d4SHongbo Zhang #define ARM_PSCI_RET_ALREADY_ON		(-4)
35116339d4SHongbo Zhang #define ARM_PSCI_RET_ON_PENDING		(-5)
36116339d4SHongbo Zhang #define ARM_PSCI_RET_INTERNAL_FAILURE	(-6)
37116339d4SHongbo Zhang #define ARM_PSCI_RET_NOT_PRESENT	(-7)
38116339d4SHongbo Zhang #define ARM_PSCI_RET_DISABLED		(-8)
39116339d4SHongbo Zhang #define ARM_PSCI_RET_INVALID_ADDRESS	(-9)
40ecf07a79SMarc Zyngier 
415a07abb3SBeniamino Galvani /* PSCI 0.2 interface */
425a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_BASE			0x84000000
435a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN(n)			(ARM_PSCI_0_2_FN_BASE + (n))
445a07abb3SBeniamino Galvani 
455a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_PSCI_VERSION		ARM_PSCI_0_2_FN(0)
465a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_CPU_SUSPEND		ARM_PSCI_0_2_FN(1)
475a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_CPU_OFF			ARM_PSCI_0_2_FN(2)
485a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_CPU_ON			ARM_PSCI_0_2_FN(3)
495a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_AFFINITY_INFO		ARM_PSCI_0_2_FN(4)
505a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_MIGRATE			ARM_PSCI_0_2_FN(5)
515a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_MIGRATE_INFO_TYPE	ARM_PSCI_0_2_FN(6)
525a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_MIGRATE_INFO_UP_CPU	ARM_PSCI_0_2_FN(7)
535a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_SYSTEM_OFF		ARM_PSCI_0_2_FN(8)
545a07abb3SBeniamino Galvani #define ARM_PSCI_0_2_FN_SYSTEM_RESET		ARM_PSCI_0_2_FN(9)
555a07abb3SBeniamino Galvani 
56116339d4SHongbo Zhang /* PSCI 1.0 interface */
57116339d4SHongbo Zhang #define ARM_PSCI_1_0_FN_PSCI_FEATURES		ARM_PSCI_0_2_FN(10)
58116339d4SHongbo Zhang #define ARM_PSCI_1_0_FN_CPU_FREEZE		ARM_PSCI_0_2_FN(11)
59116339d4SHongbo Zhang #define ARM_PSCI_1_0_FN_CPU_DEFAULT_SUSPEND	ARM_PSCI_0_2_FN(12)
60116339d4SHongbo Zhang #define ARM_PSCI_1_0_FN_NODE_HW_STATE		ARM_PSCI_0_2_FN(13)
61116339d4SHongbo Zhang #define ARM_PSCI_1_0_FN_SYSTEM_SUSPEND		ARM_PSCI_0_2_FN(14)
62116339d4SHongbo Zhang #define ARM_PSCI_1_0_FN_SET_SUSPEND_MODE	ARM_PSCI_0_2_FN(15)
63116339d4SHongbo Zhang #define ARM_PSCI_1_0_FN_STAT_RESIDENCY		ARM_PSCI_0_2_FN(16)
64116339d4SHongbo Zhang #define ARM_PSCI_1_0_FN_STAT_COUNT		ARM_PSCI_0_2_FN(17)
65116339d4SHongbo Zhang 
66980d6a55SChen-Yu Tsai /* 1KB stack per core */
67980d6a55SChen-Yu Tsai #define ARM_PSCI_STACK_SHIFT	10
68980d6a55SChen-Yu Tsai #define ARM_PSCI_STACK_SIZE	(1 << ARM_PSCI_STACK_SHIFT)
69980d6a55SChen-Yu Tsai 
70*7e742c27SHongbo Zhang /* PSCI affinity level state returned by AFFINITY_INFO */
71*7e742c27SHongbo Zhang #define PSCI_AFFINITY_LEVEL_ON		0
72*7e742c27SHongbo Zhang #define PSCI_AFFINITY_LEVEL_OFF		1
73*7e742c27SHongbo Zhang #define PSCI_AFFINITY_LEVEL_ON_PENDING	2
74*7e742c27SHongbo Zhang 
75dd09f7e7STom Rini #ifndef __ASSEMBLY__
76cbeeb2aeSChen-Yu Tsai #include <asm/types.h>
77cbeeb2aeSChen-Yu Tsai 
7845c334e6SChen-Yu Tsai /* These 2 helper functions assume cpu < CONFIG_ARMV7_PSCI_NR_CPUS */
7945c334e6SChen-Yu Tsai u32 psci_get_target_pc(int cpu);
8045c334e6SChen-Yu Tsai void psci_save_target_pc(int cpu, u32 pc);
8145c334e6SChen-Yu Tsai 
82cbeeb2aeSChen-Yu Tsai void psci_cpu_entry(void);
83cbeeb2aeSChen-Yu Tsai u32 psci_get_cpu_id(void);
84cbeeb2aeSChen-Yu Tsai void psci_cpu_off_common(void);
85cbeeb2aeSChen-Yu Tsai 
86dd09f7e7STom Rini int psci_update_dt(void *fdt);
87ce416facSJan Kiszka void psci_board_init(void);
8845684ae3SHou Zhiqiang int fdt_psci(void *fdt);
89dd09f7e7STom Rini #endif /* ! __ASSEMBLY__ */
90dd09f7e7STom Rini 
91ecf07a79SMarc Zyngier #endif /* __ARM_PSCI_H__ */
92