xref: /rk3399_rockchip-uboot/arch/arm/include/asm/omap_mmc.h (revision b4b060066f158a461780dfb06a042bb6351a2b3c)
1fa3a6928SNikita Kiryanov /*
2fa3a6928SNikita Kiryanov  * (C) Copyright 2008
3fa3a6928SNikita Kiryanov  * Texas Instruments, <www.ti.com>
4fa3a6928SNikita Kiryanov  * Syed Mohammed Khasim <khasim@ti.com>
5fa3a6928SNikita Kiryanov  *
6fa3a6928SNikita Kiryanov  * See file CREDITS for list of people who contributed to this
7fa3a6928SNikita Kiryanov  * project.
8fa3a6928SNikita Kiryanov  *
9fa3a6928SNikita Kiryanov  * This program is free software; you can redistribute it and/or
10fa3a6928SNikita Kiryanov  * modify it under the terms of the GNU General Public License as
11fa3a6928SNikita Kiryanov  * published by the Free Software Foundation's version 2 of
12fa3a6928SNikita Kiryanov  * the License.
13fa3a6928SNikita Kiryanov  *
14fa3a6928SNikita Kiryanov  * This program is distributed in the hope that it will be useful,
15fa3a6928SNikita Kiryanov  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16fa3a6928SNikita Kiryanov  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17fa3a6928SNikita Kiryanov  * GNU General Public License for more details.
18fa3a6928SNikita Kiryanov  *
19fa3a6928SNikita Kiryanov  * You should have received a copy of the GNU General Public License
20fa3a6928SNikita Kiryanov  * along with this program; if not, write to the Free Software
21fa3a6928SNikita Kiryanov  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22fa3a6928SNikita Kiryanov  * MA 02111-1307 USA
23fa3a6928SNikita Kiryanov  */
24fa3a6928SNikita Kiryanov 
25fa3a6928SNikita Kiryanov #ifndef OMAP_MMC_H_
26fa3a6928SNikita Kiryanov #define OMAP_MMC_H_
27fa3a6928SNikita Kiryanov 
28fa3a6928SNikita Kiryanov struct hsmmc {
2911e15825SMugunthan V N #ifdef CONFIG_DM_MMC
3011e15825SMugunthan V N 	unsigned char res0[0x100];
3111e15825SMugunthan V N #endif
32fa3a6928SNikita Kiryanov 	unsigned char res1[0x10];
33fa3a6928SNikita Kiryanov 	unsigned int sysconfig;		/* 0x10 */
34fa3a6928SNikita Kiryanov 	unsigned int sysstatus;		/* 0x14 */
35fa3a6928SNikita Kiryanov 	unsigned char res2[0x14];
36fa3a6928SNikita Kiryanov 	unsigned int con;		/* 0x2C */
37fa3a6928SNikita Kiryanov 	unsigned char res3[0xD4];
38fa3a6928SNikita Kiryanov 	unsigned int blk;		/* 0x104 */
39fa3a6928SNikita Kiryanov 	unsigned int arg;		/* 0x108 */
40fa3a6928SNikita Kiryanov 	unsigned int cmd;		/* 0x10C */
41fa3a6928SNikita Kiryanov 	unsigned int rsp10;		/* 0x110 */
42fa3a6928SNikita Kiryanov 	unsigned int rsp32;		/* 0x114 */
43fa3a6928SNikita Kiryanov 	unsigned int rsp54;		/* 0x118 */
44fa3a6928SNikita Kiryanov 	unsigned int rsp76;		/* 0x11C */
45fa3a6928SNikita Kiryanov 	unsigned int data;		/* 0x120 */
46fa3a6928SNikita Kiryanov 	unsigned int pstate;		/* 0x124 */
47fa3a6928SNikita Kiryanov 	unsigned int hctl;		/* 0x128 */
48fa3a6928SNikita Kiryanov 	unsigned int sysctl;		/* 0x12C */
49fa3a6928SNikita Kiryanov 	unsigned int stat;		/* 0x130 */
50fa3a6928SNikita Kiryanov 	unsigned int ie;		/* 0x134 */
51fa3a6928SNikita Kiryanov 	unsigned char res4[0x8];
52fa3a6928SNikita Kiryanov 	unsigned int capa;		/* 0x140 */
53fa3a6928SNikita Kiryanov };
54fa3a6928SNikita Kiryanov 
55fa3a6928SNikita Kiryanov /*
56fa3a6928SNikita Kiryanov  * OMAP HS MMC Bit definitions
57fa3a6928SNikita Kiryanov  */
58fa3a6928SNikita Kiryanov #define MMC_SOFTRESET			(0x1 << 1)
59fa3a6928SNikita Kiryanov #define RESETDONE			(0x1 << 0)
60fa3a6928SNikita Kiryanov #define NOOPENDRAIN			(0x0 << 0)
61fa3a6928SNikita Kiryanov #define OPENDRAIN			(0x1 << 0)
62fa3a6928SNikita Kiryanov #define OD				(0x1 << 0)
63fa3a6928SNikita Kiryanov #define INIT_NOINIT			(0x0 << 1)
64fa3a6928SNikita Kiryanov #define INIT_INITSTREAM			(0x1 << 1)
65fa3a6928SNikita Kiryanov #define HR_NOHOSTRESP			(0x0 << 2)
66fa3a6928SNikita Kiryanov #define STR_BLOCK			(0x0 << 3)
67fa3a6928SNikita Kiryanov #define MODE_FUNC			(0x0 << 4)
68fa3a6928SNikita Kiryanov #define DW8_1_4BITMODE			(0x0 << 5)
69fa3a6928SNikita Kiryanov #define MIT_CTO				(0x0 << 6)
70fa3a6928SNikita Kiryanov #define CDP_ACTIVEHIGH			(0x0 << 7)
71fa3a6928SNikita Kiryanov #define WPP_ACTIVEHIGH			(0x0 << 8)
72fa3a6928SNikita Kiryanov #define RESERVED_MASK			(0x3 << 9)
73fa3a6928SNikita Kiryanov #define CTPL_MMC_SD			(0x0 << 11)
74fa3a6928SNikita Kiryanov #define BLEN_512BYTESLEN		(0x200 << 0)
75fa3a6928SNikita Kiryanov #define NBLK_STPCNT			(0x0 << 16)
76fa3a6928SNikita Kiryanov #define DE_DISABLE			(0x0 << 0)
77fa3a6928SNikita Kiryanov #define BCE_DISABLE			(0x0 << 1)
78fa3a6928SNikita Kiryanov #define BCE_ENABLE			(0x1 << 1)
79fa3a6928SNikita Kiryanov #define ACEN_DISABLE			(0x0 << 2)
80fa3a6928SNikita Kiryanov #define DDIR_OFFSET			(4)
81fa3a6928SNikita Kiryanov #define DDIR_MASK			(0x1 << 4)
82fa3a6928SNikita Kiryanov #define DDIR_WRITE			(0x0 << 4)
83fa3a6928SNikita Kiryanov #define DDIR_READ			(0x1 << 4)
84fa3a6928SNikita Kiryanov #define MSBS_SGLEBLK			(0x0 << 5)
85fa3a6928SNikita Kiryanov #define MSBS_MULTIBLK			(0x1 << 5)
86fa3a6928SNikita Kiryanov #define RSP_TYPE_OFFSET			(16)
87fa3a6928SNikita Kiryanov #define RSP_TYPE_MASK			(0x3 << 16)
88fa3a6928SNikita Kiryanov #define RSP_TYPE_NORSP			(0x0 << 16)
89fa3a6928SNikita Kiryanov #define RSP_TYPE_LGHT136		(0x1 << 16)
90fa3a6928SNikita Kiryanov #define RSP_TYPE_LGHT48			(0x2 << 16)
91fa3a6928SNikita Kiryanov #define RSP_TYPE_LGHT48B		(0x3 << 16)
92fa3a6928SNikita Kiryanov #define CCCE_NOCHECK			(0x0 << 19)
93fa3a6928SNikita Kiryanov #define CCCE_CHECK			(0x1 << 19)
94fa3a6928SNikita Kiryanov #define CICE_NOCHECK			(0x0 << 20)
95fa3a6928SNikita Kiryanov #define CICE_CHECK			(0x1 << 20)
96fa3a6928SNikita Kiryanov #define DP_OFFSET			(21)
97fa3a6928SNikita Kiryanov #define DP_MASK				(0x1 << 21)
98fa3a6928SNikita Kiryanov #define DP_NO_DATA			(0x0 << 21)
99fa3a6928SNikita Kiryanov #define DP_DATA				(0x1 << 21)
100fa3a6928SNikita Kiryanov #define CMD_TYPE_NORMAL			(0x0 << 22)
101fa3a6928SNikita Kiryanov #define INDEX_OFFSET			(24)
102fa3a6928SNikita Kiryanov #define INDEX_MASK			(0x3f << 24)
103fa3a6928SNikita Kiryanov #define INDEX(i)			(i << 24)
104fa3a6928SNikita Kiryanov #define DATI_MASK			(0x1 << 1)
105fa3a6928SNikita Kiryanov #define CMDI_MASK			(0x1 << 0)
106fa3a6928SNikita Kiryanov #define DTW_1_BITMODE			(0x0 << 1)
107fa3a6928SNikita Kiryanov #define DTW_4_BITMODE			(0x1 << 1)
108fa3a6928SNikita Kiryanov #define DTW_8_BITMODE                   (0x1 << 5) /* CON[DW8]*/
109fa3a6928SNikita Kiryanov #define SDBP_PWROFF			(0x0 << 8)
110fa3a6928SNikita Kiryanov #define SDBP_PWRON			(0x1 << 8)
111fa3a6928SNikita Kiryanov #define SDVS_1V8			(0x5 << 9)
112fa3a6928SNikita Kiryanov #define SDVS_3V0			(0x6 << 9)
113fa3a6928SNikita Kiryanov #define ICE_MASK			(0x1 << 0)
114fa3a6928SNikita Kiryanov #define ICE_STOP			(0x0 << 0)
115fa3a6928SNikita Kiryanov #define ICS_MASK			(0x1 << 1)
116fa3a6928SNikita Kiryanov #define ICS_NOTREADY			(0x0 << 1)
117fa3a6928SNikita Kiryanov #define ICE_OSCILLATE			(0x1 << 0)
118fa3a6928SNikita Kiryanov #define CEN_MASK			(0x1 << 2)
119fa3a6928SNikita Kiryanov #define CEN_DISABLE			(0x0 << 2)
120fa3a6928SNikita Kiryanov #define CEN_ENABLE			(0x1 << 2)
121fa3a6928SNikita Kiryanov #define CLKD_OFFSET			(6)
122fa3a6928SNikita Kiryanov #define CLKD_MASK			(0x3FF << 6)
123fa3a6928SNikita Kiryanov #define DTO_MASK			(0xF << 16)
124fa3a6928SNikita Kiryanov #define DTO_15THDTO			(0xE << 16)
125fa3a6928SNikita Kiryanov #define SOFTRESETALL			(0x1 << 24)
126fa3a6928SNikita Kiryanov #define CC_MASK				(0x1 << 0)
127fa3a6928SNikita Kiryanov #define TC_MASK				(0x1 << 1)
128fa3a6928SNikita Kiryanov #define BWR_MASK			(0x1 << 4)
129fa3a6928SNikita Kiryanov #define BRR_MASK			(0x1 << 5)
130fa3a6928SNikita Kiryanov #define ERRI_MASK			(0x1 << 15)
131fa3a6928SNikita Kiryanov #define IE_CC				(0x01 << 0)
132fa3a6928SNikita Kiryanov #define IE_TC				(0x01 << 1)
133fa3a6928SNikita Kiryanov #define IE_BWR				(0x01 << 4)
134fa3a6928SNikita Kiryanov #define IE_BRR				(0x01 << 5)
135fa3a6928SNikita Kiryanov #define IE_CTO				(0x01 << 16)
136fa3a6928SNikita Kiryanov #define IE_CCRC				(0x01 << 17)
137fa3a6928SNikita Kiryanov #define IE_CEB				(0x01 << 18)
138fa3a6928SNikita Kiryanov #define IE_CIE				(0x01 << 19)
139fa3a6928SNikita Kiryanov #define IE_DTO				(0x01 << 20)
140fa3a6928SNikita Kiryanov #define IE_DCRC				(0x01 << 21)
141fa3a6928SNikita Kiryanov #define IE_DEB				(0x01 << 22)
142fa3a6928SNikita Kiryanov #define IE_CERR				(0x01 << 28)
143fa3a6928SNikita Kiryanov #define IE_BADA				(0x01 << 29)
144fa3a6928SNikita Kiryanov 
145fa3a6928SNikita Kiryanov #define VS30_3V0SUP			(1 << 25)
146fa3a6928SNikita Kiryanov #define VS18_1V8SUP			(1 << 26)
147fa3a6928SNikita Kiryanov 
148fa3a6928SNikita Kiryanov /* Driver definitions */
149fa3a6928SNikita Kiryanov #define MMCSD_SECTOR_SIZE		512
150fa3a6928SNikita Kiryanov #define MMC_CARD			0
151fa3a6928SNikita Kiryanov #define SD_CARD				1
152fa3a6928SNikita Kiryanov #define BYTE_MODE			0
153fa3a6928SNikita Kiryanov #define SECTOR_MODE			1
154fa3a6928SNikita Kiryanov #define CLK_INITSEQ			0
155fa3a6928SNikita Kiryanov #define CLK_400KHZ			1
156fa3a6928SNikita Kiryanov #define CLK_MISC			2
157fa3a6928SNikita Kiryanov 
158fa3a6928SNikita Kiryanov #define RSP_TYPE_NONE	(RSP_TYPE_NORSP   | CCCE_NOCHECK | CICE_NOCHECK)
159fa3a6928SNikita Kiryanov #define MMC_CMD0	(INDEX(0)  | RSP_TYPE_NONE | DP_NO_DATA | DDIR_WRITE)
160fa3a6928SNikita Kiryanov 
161fa3a6928SNikita Kiryanov /* Clock Configurations and Macros */
162fa3a6928SNikita Kiryanov #define MMC_CLOCK_REFERENCE	96 /* MHz */
163fa3a6928SNikita Kiryanov 
164fa3a6928SNikita Kiryanov #define mmc_reg_out(addr, mask, val)\
165fa3a6928SNikita Kiryanov 	writel((readl(addr) & (~(mask))) | ((val) & (mask)), (addr))
166fa3a6928SNikita Kiryanov 
167e3913f56SNikita Kiryanov int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
168e3913f56SNikita Kiryanov 		int wp_gpio);
169fa3a6928SNikita Kiryanov 
170*b4b06006SLokesh Vutla void vmmc_pbias_config(uint voltage);
171fa3a6928SNikita Kiryanov #endif /* OMAP_MMC_H_ */
172