1fa3a6928SNikita Kiryanov /* 2fa3a6928SNikita Kiryanov * (C) Copyright 2008 3fa3a6928SNikita Kiryanov * Texas Instruments, <www.ti.com> 4fa3a6928SNikita Kiryanov * Syed Mohammed Khasim <khasim@ti.com> 5fa3a6928SNikita Kiryanov * 6fa3a6928SNikita Kiryanov * See file CREDITS for list of people who contributed to this 7fa3a6928SNikita Kiryanov * project. 8fa3a6928SNikita Kiryanov * 9fa3a6928SNikita Kiryanov * This program is free software; you can redistribute it and/or 10fa3a6928SNikita Kiryanov * modify it under the terms of the GNU General Public License as 11fa3a6928SNikita Kiryanov * published by the Free Software Foundation's version 2 of 12fa3a6928SNikita Kiryanov * the License. 13fa3a6928SNikita Kiryanov * 14fa3a6928SNikita Kiryanov * This program is distributed in the hope that it will be useful, 15fa3a6928SNikita Kiryanov * but WITHOUT ANY WARRANTY; without even the implied warranty of 16fa3a6928SNikita Kiryanov * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17fa3a6928SNikita Kiryanov * GNU General Public License for more details. 18fa3a6928SNikita Kiryanov * 19fa3a6928SNikita Kiryanov * You should have received a copy of the GNU General Public License 20fa3a6928SNikita Kiryanov * along with this program; if not, write to the Free Software 21fa3a6928SNikita Kiryanov * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22fa3a6928SNikita Kiryanov * MA 02111-1307 USA 23fa3a6928SNikita Kiryanov */ 24fa3a6928SNikita Kiryanov 25fa3a6928SNikita Kiryanov #ifndef OMAP_MMC_H_ 26fa3a6928SNikita Kiryanov #define OMAP_MMC_H_ 27fa3a6928SNikita Kiryanov 28*2558c049SLokesh Vutla #include <mmc.h> 29*2558c049SLokesh Vutla 30fa3a6928SNikita Kiryanov struct hsmmc { 31fa3a6928SNikita Kiryanov unsigned char res1[0x10]; 32fa3a6928SNikita Kiryanov unsigned int sysconfig; /* 0x10 */ 33fa3a6928SNikita Kiryanov unsigned int sysstatus; /* 0x14 */ 34fa3a6928SNikita Kiryanov unsigned char res2[0x14]; 35fa3a6928SNikita Kiryanov unsigned int con; /* 0x2C */ 36fa3a6928SNikita Kiryanov unsigned char res3[0xD4]; 37fa3a6928SNikita Kiryanov unsigned int blk; /* 0x104 */ 38fa3a6928SNikita Kiryanov unsigned int arg; /* 0x108 */ 39fa3a6928SNikita Kiryanov unsigned int cmd; /* 0x10C */ 40fa3a6928SNikita Kiryanov unsigned int rsp10; /* 0x110 */ 41fa3a6928SNikita Kiryanov unsigned int rsp32; /* 0x114 */ 42fa3a6928SNikita Kiryanov unsigned int rsp54; /* 0x118 */ 43fa3a6928SNikita Kiryanov unsigned int rsp76; /* 0x11C */ 44fa3a6928SNikita Kiryanov unsigned int data; /* 0x120 */ 45fa3a6928SNikita Kiryanov unsigned int pstate; /* 0x124 */ 46fa3a6928SNikita Kiryanov unsigned int hctl; /* 0x128 */ 47fa3a6928SNikita Kiryanov unsigned int sysctl; /* 0x12C */ 48fa3a6928SNikita Kiryanov unsigned int stat; /* 0x130 */ 49fa3a6928SNikita Kiryanov unsigned int ie; /* 0x134 */ 50fa3a6928SNikita Kiryanov unsigned char res4[0x8]; 51fa3a6928SNikita Kiryanov unsigned int capa; /* 0x140 */ 52fa3a6928SNikita Kiryanov }; 53fa3a6928SNikita Kiryanov 54*2558c049SLokesh Vutla struct omap_hsmmc_plat { 55*2558c049SLokesh Vutla struct mmc_config cfg; 56*2558c049SLokesh Vutla struct hsmmc *base_addr; 57*2558c049SLokesh Vutla struct mmc mmc; 58*2558c049SLokesh Vutla bool cd_inverted; 59*2558c049SLokesh Vutla }; 60*2558c049SLokesh Vutla 61fa3a6928SNikita Kiryanov /* 62fa3a6928SNikita Kiryanov * OMAP HS MMC Bit definitions 63fa3a6928SNikita Kiryanov */ 64fa3a6928SNikita Kiryanov #define MMC_SOFTRESET (0x1 << 1) 65fa3a6928SNikita Kiryanov #define RESETDONE (0x1 << 0) 66fa3a6928SNikita Kiryanov #define NOOPENDRAIN (0x0 << 0) 67fa3a6928SNikita Kiryanov #define OPENDRAIN (0x1 << 0) 68fa3a6928SNikita Kiryanov #define OD (0x1 << 0) 69fa3a6928SNikita Kiryanov #define INIT_NOINIT (0x0 << 1) 70fa3a6928SNikita Kiryanov #define INIT_INITSTREAM (0x1 << 1) 71fa3a6928SNikita Kiryanov #define HR_NOHOSTRESP (0x0 << 2) 72fa3a6928SNikita Kiryanov #define STR_BLOCK (0x0 << 3) 73fa3a6928SNikita Kiryanov #define MODE_FUNC (0x0 << 4) 74fa3a6928SNikita Kiryanov #define DW8_1_4BITMODE (0x0 << 5) 75fa3a6928SNikita Kiryanov #define MIT_CTO (0x0 << 6) 76fa3a6928SNikita Kiryanov #define CDP_ACTIVEHIGH (0x0 << 7) 77fa3a6928SNikita Kiryanov #define WPP_ACTIVEHIGH (0x0 << 8) 78fa3a6928SNikita Kiryanov #define RESERVED_MASK (0x3 << 9) 79fa3a6928SNikita Kiryanov #define CTPL_MMC_SD (0x0 << 11) 80fa3a6928SNikita Kiryanov #define BLEN_512BYTESLEN (0x200 << 0) 81fa3a6928SNikita Kiryanov #define NBLK_STPCNT (0x0 << 16) 82fa3a6928SNikita Kiryanov #define DE_DISABLE (0x0 << 0) 83fa3a6928SNikita Kiryanov #define BCE_DISABLE (0x0 << 1) 84fa3a6928SNikita Kiryanov #define BCE_ENABLE (0x1 << 1) 85fa3a6928SNikita Kiryanov #define ACEN_DISABLE (0x0 << 2) 86fa3a6928SNikita Kiryanov #define DDIR_OFFSET (4) 87fa3a6928SNikita Kiryanov #define DDIR_MASK (0x1 << 4) 88fa3a6928SNikita Kiryanov #define DDIR_WRITE (0x0 << 4) 89fa3a6928SNikita Kiryanov #define DDIR_READ (0x1 << 4) 90fa3a6928SNikita Kiryanov #define MSBS_SGLEBLK (0x0 << 5) 91fa3a6928SNikita Kiryanov #define MSBS_MULTIBLK (0x1 << 5) 92fa3a6928SNikita Kiryanov #define RSP_TYPE_OFFSET (16) 93fa3a6928SNikita Kiryanov #define RSP_TYPE_MASK (0x3 << 16) 94fa3a6928SNikita Kiryanov #define RSP_TYPE_NORSP (0x0 << 16) 95fa3a6928SNikita Kiryanov #define RSP_TYPE_LGHT136 (0x1 << 16) 96fa3a6928SNikita Kiryanov #define RSP_TYPE_LGHT48 (0x2 << 16) 97fa3a6928SNikita Kiryanov #define RSP_TYPE_LGHT48B (0x3 << 16) 98fa3a6928SNikita Kiryanov #define CCCE_NOCHECK (0x0 << 19) 99fa3a6928SNikita Kiryanov #define CCCE_CHECK (0x1 << 19) 100fa3a6928SNikita Kiryanov #define CICE_NOCHECK (0x0 << 20) 101fa3a6928SNikita Kiryanov #define CICE_CHECK (0x1 << 20) 102fa3a6928SNikita Kiryanov #define DP_OFFSET (21) 103fa3a6928SNikita Kiryanov #define DP_MASK (0x1 << 21) 104fa3a6928SNikita Kiryanov #define DP_NO_DATA (0x0 << 21) 105fa3a6928SNikita Kiryanov #define DP_DATA (0x1 << 21) 106fa3a6928SNikita Kiryanov #define CMD_TYPE_NORMAL (0x0 << 22) 107fa3a6928SNikita Kiryanov #define INDEX_OFFSET (24) 108fa3a6928SNikita Kiryanov #define INDEX_MASK (0x3f << 24) 109fa3a6928SNikita Kiryanov #define INDEX(i) (i << 24) 110fa3a6928SNikita Kiryanov #define DATI_MASK (0x1 << 1) 111fa3a6928SNikita Kiryanov #define CMDI_MASK (0x1 << 0) 112fa3a6928SNikita Kiryanov #define DTW_1_BITMODE (0x0 << 1) 113fa3a6928SNikita Kiryanov #define DTW_4_BITMODE (0x1 << 1) 114fa3a6928SNikita Kiryanov #define DTW_8_BITMODE (0x1 << 5) /* CON[DW8]*/ 115fa3a6928SNikita Kiryanov #define SDBP_PWROFF (0x0 << 8) 116fa3a6928SNikita Kiryanov #define SDBP_PWRON (0x1 << 8) 117fa3a6928SNikita Kiryanov #define SDVS_1V8 (0x5 << 9) 118fa3a6928SNikita Kiryanov #define SDVS_3V0 (0x6 << 9) 119fa3a6928SNikita Kiryanov #define ICE_MASK (0x1 << 0) 120fa3a6928SNikita Kiryanov #define ICE_STOP (0x0 << 0) 121fa3a6928SNikita Kiryanov #define ICS_MASK (0x1 << 1) 122fa3a6928SNikita Kiryanov #define ICS_NOTREADY (0x0 << 1) 123fa3a6928SNikita Kiryanov #define ICE_OSCILLATE (0x1 << 0) 124fa3a6928SNikita Kiryanov #define CEN_MASK (0x1 << 2) 125fa3a6928SNikita Kiryanov #define CEN_DISABLE (0x0 << 2) 126fa3a6928SNikita Kiryanov #define CEN_ENABLE (0x1 << 2) 127fa3a6928SNikita Kiryanov #define CLKD_OFFSET (6) 128fa3a6928SNikita Kiryanov #define CLKD_MASK (0x3FF << 6) 129fa3a6928SNikita Kiryanov #define DTO_MASK (0xF << 16) 130fa3a6928SNikita Kiryanov #define DTO_15THDTO (0xE << 16) 131fa3a6928SNikita Kiryanov #define SOFTRESETALL (0x1 << 24) 132fa3a6928SNikita Kiryanov #define CC_MASK (0x1 << 0) 133fa3a6928SNikita Kiryanov #define TC_MASK (0x1 << 1) 134fa3a6928SNikita Kiryanov #define BWR_MASK (0x1 << 4) 135fa3a6928SNikita Kiryanov #define BRR_MASK (0x1 << 5) 136fa3a6928SNikita Kiryanov #define ERRI_MASK (0x1 << 15) 137fa3a6928SNikita Kiryanov #define IE_CC (0x01 << 0) 138fa3a6928SNikita Kiryanov #define IE_TC (0x01 << 1) 139fa3a6928SNikita Kiryanov #define IE_BWR (0x01 << 4) 140fa3a6928SNikita Kiryanov #define IE_BRR (0x01 << 5) 141fa3a6928SNikita Kiryanov #define IE_CTO (0x01 << 16) 142fa3a6928SNikita Kiryanov #define IE_CCRC (0x01 << 17) 143fa3a6928SNikita Kiryanov #define IE_CEB (0x01 << 18) 144fa3a6928SNikita Kiryanov #define IE_CIE (0x01 << 19) 145fa3a6928SNikita Kiryanov #define IE_DTO (0x01 << 20) 146fa3a6928SNikita Kiryanov #define IE_DCRC (0x01 << 21) 147fa3a6928SNikita Kiryanov #define IE_DEB (0x01 << 22) 148fa3a6928SNikita Kiryanov #define IE_CERR (0x01 << 28) 149fa3a6928SNikita Kiryanov #define IE_BADA (0x01 << 29) 150fa3a6928SNikita Kiryanov 151fa3a6928SNikita Kiryanov #define VS30_3V0SUP (1 << 25) 152fa3a6928SNikita Kiryanov #define VS18_1V8SUP (1 << 26) 153fa3a6928SNikita Kiryanov 154fa3a6928SNikita Kiryanov /* Driver definitions */ 155fa3a6928SNikita Kiryanov #define MMCSD_SECTOR_SIZE 512 156fa3a6928SNikita Kiryanov #define MMC_CARD 0 157fa3a6928SNikita Kiryanov #define SD_CARD 1 158fa3a6928SNikita Kiryanov #define BYTE_MODE 0 159fa3a6928SNikita Kiryanov #define SECTOR_MODE 1 160fa3a6928SNikita Kiryanov #define CLK_INITSEQ 0 161fa3a6928SNikita Kiryanov #define CLK_400KHZ 1 162fa3a6928SNikita Kiryanov #define CLK_MISC 2 163fa3a6928SNikita Kiryanov 164fa3a6928SNikita Kiryanov #define RSP_TYPE_NONE (RSP_TYPE_NORSP | CCCE_NOCHECK | CICE_NOCHECK) 165fa3a6928SNikita Kiryanov #define MMC_CMD0 (INDEX(0) | RSP_TYPE_NONE | DP_NO_DATA | DDIR_WRITE) 166fa3a6928SNikita Kiryanov 167fa3a6928SNikita Kiryanov /* Clock Configurations and Macros */ 168fa3a6928SNikita Kiryanov #define MMC_CLOCK_REFERENCE 96 /* MHz */ 169fa3a6928SNikita Kiryanov 170fa3a6928SNikita Kiryanov #define mmc_reg_out(addr, mask, val)\ 171fa3a6928SNikita Kiryanov writel((readl(addr) & (~(mask))) | ((val) & (mask)), (addr)) 172fa3a6928SNikita Kiryanov 173e3913f56SNikita Kiryanov int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio, 174e3913f56SNikita Kiryanov int wp_gpio); 175fa3a6928SNikita Kiryanov 176b4b06006SLokesh Vutla void vmmc_pbias_config(uint voltage); 177fa3a6928SNikita Kiryanov #endif /* OMAP_MMC_H_ */ 178