1d2f18c27SAneesh V /* 2d2f18c27SAneesh V * (C) Copyright 2010 3d2f18c27SAneesh V * Texas Instruments, <www.ti.com> 4d2f18c27SAneesh V * 5d2f18c27SAneesh V * Aneesh V <aneesh@ti.com> 6d2f18c27SAneesh V * 7d2f18c27SAneesh V * See file CREDITS for list of people who contributed to this 8d2f18c27SAneesh V * project. 9d2f18c27SAneesh V * 10d2f18c27SAneesh V * This program is free software; you can redistribute it and/or 11d2f18c27SAneesh V * modify it under the terms of the GNU General Public License as 12d2f18c27SAneesh V * published by the Free Software Foundation; either version 2 of 13d2f18c27SAneesh V * the License, or (at your option) any later version. 14d2f18c27SAneesh V * 15d2f18c27SAneesh V * This program is distributed in the hope that it will be useful, 16d2f18c27SAneesh V * but WITHOUT ANY WARRANTY; without even the implied warranty of 17d2f18c27SAneesh V * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18d2f18c27SAneesh V * GNU General Public License for more details. 19d2f18c27SAneesh V * 20d2f18c27SAneesh V * You should have received a copy of the GNU General Public License 21d2f18c27SAneesh V * along with this program; if not, write to the Free Software 22d2f18c27SAneesh V * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23d2f18c27SAneesh V * MA 02111-1307 USA 24d2f18c27SAneesh V */ 25d2f18c27SAneesh V #ifndef _OMAP_COMMON_H_ 26d2f18c27SAneesh V #define _OMAP_COMMON_H_ 27d2f18c27SAneesh V 2801b753ffSSRICHARAN R #include <common.h> 2901b753ffSSRICHARAN R 30ee9447bfSSRICHARAN R #define NUM_SYS_CLKS 7 31ee9447bfSSRICHARAN R 3201b753ffSSRICHARAN R struct prcm_regs { 3301b753ffSSRICHARAN R /* cm1.ckgen */ 3401b753ffSSRICHARAN R u32 cm_clksel_core; 3501b753ffSSRICHARAN R u32 cm_clksel_abe; 3601b753ffSSRICHARAN R u32 cm_dll_ctrl; 3701b753ffSSRICHARAN R u32 cm_clkmode_dpll_core; 3801b753ffSSRICHARAN R u32 cm_idlest_dpll_core; 3901b753ffSSRICHARAN R u32 cm_autoidle_dpll_core; 4001b753ffSSRICHARAN R u32 cm_clksel_dpll_core; 4101b753ffSSRICHARAN R u32 cm_div_m2_dpll_core; 4201b753ffSSRICHARAN R u32 cm_div_m3_dpll_core; 4301b753ffSSRICHARAN R u32 cm_div_h11_dpll_core; 4401b753ffSSRICHARAN R u32 cm_div_h12_dpll_core; 4501b753ffSSRICHARAN R u32 cm_div_h13_dpll_core; 4601b753ffSSRICHARAN R u32 cm_div_h14_dpll_core; 4701b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_core; 4801b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_core; 4901b753ffSSRICHARAN R u32 cm_emu_override_dpll_core; 5001b753ffSSRICHARAN R u32 cm_div_h22_dpllcore; 5101b753ffSSRICHARAN R u32 cm_div_h23_dpll_core; 5201b753ffSSRICHARAN R u32 cm_clkmode_dpll_mpu; 5301b753ffSSRICHARAN R u32 cm_idlest_dpll_mpu; 5401b753ffSSRICHARAN R u32 cm_autoidle_dpll_mpu; 5501b753ffSSRICHARAN R u32 cm_clksel_dpll_mpu; 5601b753ffSSRICHARAN R u32 cm_div_m2_dpll_mpu; 5701b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_mpu; 5801b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_mpu; 5901b753ffSSRICHARAN R u32 cm_bypclk_dpll_mpu; 6001b753ffSSRICHARAN R u32 cm_clkmode_dpll_iva; 6101b753ffSSRICHARAN R u32 cm_idlest_dpll_iva; 6201b753ffSSRICHARAN R u32 cm_autoidle_dpll_iva; 6301b753ffSSRICHARAN R u32 cm_clksel_dpll_iva; 6401b753ffSSRICHARAN R u32 cm_div_h11_dpll_iva; 6501b753ffSSRICHARAN R u32 cm_div_h12_dpll_iva; 6601b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_iva; 6701b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_iva; 6801b753ffSSRICHARAN R u32 cm_bypclk_dpll_iva; 6901b753ffSSRICHARAN R u32 cm_clkmode_dpll_abe; 7001b753ffSSRICHARAN R u32 cm_idlest_dpll_abe; 7101b753ffSSRICHARAN R u32 cm_autoidle_dpll_abe; 7201b753ffSSRICHARAN R u32 cm_clksel_dpll_abe; 7301b753ffSSRICHARAN R u32 cm_div_m2_dpll_abe; 7401b753ffSSRICHARAN R u32 cm_div_m3_dpll_abe; 7501b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_abe; 7601b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_abe; 7701b753ffSSRICHARAN R u32 cm_clkmode_dpll_ddrphy; 7801b753ffSSRICHARAN R u32 cm_idlest_dpll_ddrphy; 7901b753ffSSRICHARAN R u32 cm_autoidle_dpll_ddrphy; 8001b753ffSSRICHARAN R u32 cm_clksel_dpll_ddrphy; 8101b753ffSSRICHARAN R u32 cm_div_m2_dpll_ddrphy; 8201b753ffSSRICHARAN R u32 cm_div_h11_dpll_ddrphy; 8301b753ffSSRICHARAN R u32 cm_div_h12_dpll_ddrphy; 8401b753ffSSRICHARAN R u32 cm_div_h13_dpll_ddrphy; 8501b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_ddrphy; 8601b753ffSSRICHARAN R u32 cm_shadow_freq_config1; 8701b753ffSSRICHARAN R u32 cm_mpu_mpu_clkctrl; 8801b753ffSSRICHARAN R 8901b753ffSSRICHARAN R /* cm1.dsp */ 9001b753ffSSRICHARAN R u32 cm_dsp_clkstctrl; 9101b753ffSSRICHARAN R u32 cm_dsp_dsp_clkctrl; 9201b753ffSSRICHARAN R 9301b753ffSSRICHARAN R /* cm1.abe */ 9401b753ffSSRICHARAN R u32 cm1_abe_clkstctrl; 9501b753ffSSRICHARAN R u32 cm1_abe_l4abe_clkctrl; 9601b753ffSSRICHARAN R u32 cm1_abe_aess_clkctrl; 9701b753ffSSRICHARAN R u32 cm1_abe_pdm_clkctrl; 9801b753ffSSRICHARAN R u32 cm1_abe_dmic_clkctrl; 9901b753ffSSRICHARAN R u32 cm1_abe_mcasp_clkctrl; 10001b753ffSSRICHARAN R u32 cm1_abe_mcbsp1_clkctrl; 10101b753ffSSRICHARAN R u32 cm1_abe_mcbsp2_clkctrl; 10201b753ffSSRICHARAN R u32 cm1_abe_mcbsp3_clkctrl; 10301b753ffSSRICHARAN R u32 cm1_abe_slimbus_clkctrl; 10401b753ffSSRICHARAN R u32 cm1_abe_timer5_clkctrl; 10501b753ffSSRICHARAN R u32 cm1_abe_timer6_clkctrl; 10601b753ffSSRICHARAN R u32 cm1_abe_timer7_clkctrl; 10701b753ffSSRICHARAN R u32 cm1_abe_timer8_clkctrl; 10801b753ffSSRICHARAN R u32 cm1_abe_wdt3_clkctrl; 10901b753ffSSRICHARAN R 11001b753ffSSRICHARAN R /* cm2.ckgen */ 11101b753ffSSRICHARAN R u32 cm_clksel_mpu_m3_iss_root; 11201b753ffSSRICHARAN R u32 cm_clksel_usb_60mhz; 11301b753ffSSRICHARAN R u32 cm_scale_fclk; 11401b753ffSSRICHARAN R u32 cm_core_dvfs_perf1; 11501b753ffSSRICHARAN R u32 cm_core_dvfs_perf2; 11601b753ffSSRICHARAN R u32 cm_core_dvfs_perf3; 11701b753ffSSRICHARAN R u32 cm_core_dvfs_perf4; 11801b753ffSSRICHARAN R u32 cm_core_dvfs_current; 11901b753ffSSRICHARAN R u32 cm_iva_dvfs_perf_tesla; 12001b753ffSSRICHARAN R u32 cm_iva_dvfs_perf_ivahd; 12101b753ffSSRICHARAN R u32 cm_iva_dvfs_perf_abe; 12201b753ffSSRICHARAN R u32 cm_iva_dvfs_current; 12301b753ffSSRICHARAN R u32 cm_clkmode_dpll_per; 12401b753ffSSRICHARAN R u32 cm_idlest_dpll_per; 12501b753ffSSRICHARAN R u32 cm_autoidle_dpll_per; 12601b753ffSSRICHARAN R u32 cm_clksel_dpll_per; 12701b753ffSSRICHARAN R u32 cm_div_m2_dpll_per; 12801b753ffSSRICHARAN R u32 cm_div_m3_dpll_per; 12901b753ffSSRICHARAN R u32 cm_div_h11_dpll_per; 13001b753ffSSRICHARAN R u32 cm_div_h12_dpll_per; 13101b753ffSSRICHARAN R u32 cm_div_h14_dpll_per; 13201b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_per; 13301b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_per; 13401b753ffSSRICHARAN R u32 cm_emu_override_dpll_per; 13501b753ffSSRICHARAN R u32 cm_clkmode_dpll_usb; 13601b753ffSSRICHARAN R u32 cm_idlest_dpll_usb; 13701b753ffSSRICHARAN R u32 cm_autoidle_dpll_usb; 13801b753ffSSRICHARAN R u32 cm_clksel_dpll_usb; 13901b753ffSSRICHARAN R u32 cm_div_m2_dpll_usb; 14001b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_usb; 14101b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_usb; 14201b753ffSSRICHARAN R u32 cm_clkdcoldo_dpll_usb; 14301b753ffSSRICHARAN R u32 cm_clkmode_dpll_unipro; 14401b753ffSSRICHARAN R u32 cm_idlest_dpll_unipro; 14501b753ffSSRICHARAN R u32 cm_autoidle_dpll_unipro; 14601b753ffSSRICHARAN R u32 cm_clksel_dpll_unipro; 14701b753ffSSRICHARAN R u32 cm_div_m2_dpll_unipro; 14801b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_unipro; 14901b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_unipro; 15001b753ffSSRICHARAN R 15101b753ffSSRICHARAN R /* cm2.core */ 15201b753ffSSRICHARAN R u32 cm_coreaon_bandgap_clkctrl; 15301b753ffSSRICHARAN R u32 cm_l3_1_clkstctrl; 15401b753ffSSRICHARAN R u32 cm_l3_1_dynamicdep; 15501b753ffSSRICHARAN R u32 cm_l3_1_l3_1_clkctrl; 15601b753ffSSRICHARAN R u32 cm_l3_2_clkstctrl; 15701b753ffSSRICHARAN R u32 cm_l3_2_dynamicdep; 15801b753ffSSRICHARAN R u32 cm_l3_2_l3_2_clkctrl; 15901b753ffSSRICHARAN R u32 cm_l3_2_gpmc_clkctrl; 16001b753ffSSRICHARAN R u32 cm_l3_2_ocmc_ram_clkctrl; 16101b753ffSSRICHARAN R u32 cm_mpu_m3_clkstctrl; 16201b753ffSSRICHARAN R u32 cm_mpu_m3_staticdep; 16301b753ffSSRICHARAN R u32 cm_mpu_m3_dynamicdep; 16401b753ffSSRICHARAN R u32 cm_mpu_m3_mpu_m3_clkctrl; 16501b753ffSSRICHARAN R u32 cm_sdma_clkstctrl; 16601b753ffSSRICHARAN R u32 cm_sdma_staticdep; 16701b753ffSSRICHARAN R u32 cm_sdma_dynamicdep; 16801b753ffSSRICHARAN R u32 cm_sdma_sdma_clkctrl; 16901b753ffSSRICHARAN R u32 cm_memif_clkstctrl; 17001b753ffSSRICHARAN R u32 cm_memif_dmm_clkctrl; 17101b753ffSSRICHARAN R u32 cm_memif_emif_fw_clkctrl; 17201b753ffSSRICHARAN R u32 cm_memif_emif_1_clkctrl; 17301b753ffSSRICHARAN R u32 cm_memif_emif_2_clkctrl; 17401b753ffSSRICHARAN R u32 cm_memif_dll_clkctrl; 17501b753ffSSRICHARAN R u32 cm_memif_emif_h1_clkctrl; 17601b753ffSSRICHARAN R u32 cm_memif_emif_h2_clkctrl; 17701b753ffSSRICHARAN R u32 cm_memif_dll_h_clkctrl; 17801b753ffSSRICHARAN R u32 cm_c2c_clkstctrl; 17901b753ffSSRICHARAN R u32 cm_c2c_staticdep; 18001b753ffSSRICHARAN R u32 cm_c2c_dynamicdep; 18101b753ffSSRICHARAN R u32 cm_c2c_sad2d_clkctrl; 18201b753ffSSRICHARAN R u32 cm_c2c_modem_icr_clkctrl; 18301b753ffSSRICHARAN R u32 cm_c2c_sad2d_fw_clkctrl; 18401b753ffSSRICHARAN R u32 cm_l4cfg_clkstctrl; 18501b753ffSSRICHARAN R u32 cm_l4cfg_dynamicdep; 18601b753ffSSRICHARAN R u32 cm_l4cfg_l4_cfg_clkctrl; 18701b753ffSSRICHARAN R u32 cm_l4cfg_hw_sem_clkctrl; 18801b753ffSSRICHARAN R u32 cm_l4cfg_mailbox_clkctrl; 18901b753ffSSRICHARAN R u32 cm_l4cfg_sar_rom_clkctrl; 19001b753ffSSRICHARAN R u32 cm_l3instr_clkstctrl; 19101b753ffSSRICHARAN R u32 cm_l3instr_l3_3_clkctrl; 19201b753ffSSRICHARAN R u32 cm_l3instr_l3_instr_clkctrl; 19301b753ffSSRICHARAN R u32 cm_l3instr_intrconn_wp1_clkctrl; 19401b753ffSSRICHARAN R 19501b753ffSSRICHARAN R /* cm2.ivahd */ 19601b753ffSSRICHARAN R u32 cm_ivahd_clkstctrl; 19701b753ffSSRICHARAN R u32 cm_ivahd_ivahd_clkctrl; 19801b753ffSSRICHARAN R u32 cm_ivahd_sl2_clkctrl; 19901b753ffSSRICHARAN R 20001b753ffSSRICHARAN R /* cm2.cam */ 20101b753ffSSRICHARAN R u32 cm_cam_clkstctrl; 20201b753ffSSRICHARAN R u32 cm_cam_iss_clkctrl; 20301b753ffSSRICHARAN R u32 cm_cam_fdif_clkctrl; 20401b753ffSSRICHARAN R 20501b753ffSSRICHARAN R /* cm2.dss */ 20601b753ffSSRICHARAN R u32 cm_dss_clkstctrl; 20701b753ffSSRICHARAN R u32 cm_dss_dss_clkctrl; 20801b753ffSSRICHARAN R 20901b753ffSSRICHARAN R /* cm2.sgx */ 21001b753ffSSRICHARAN R u32 cm_sgx_clkstctrl; 21101b753ffSSRICHARAN R u32 cm_sgx_sgx_clkctrl; 21201b753ffSSRICHARAN R 21301b753ffSSRICHARAN R /* cm2.l3init */ 21401b753ffSSRICHARAN R u32 cm_l3init_clkstctrl; 21501b753ffSSRICHARAN R 21601b753ffSSRICHARAN R /* cm2.l3init */ 21701b753ffSSRICHARAN R u32 cm_l3init_hsmmc1_clkctrl; 21801b753ffSSRICHARAN R u32 cm_l3init_hsmmc2_clkctrl; 21901b753ffSSRICHARAN R u32 cm_l3init_hsi_clkctrl; 22001b753ffSSRICHARAN R u32 cm_l3init_hsusbhost_clkctrl; 22101b753ffSSRICHARAN R u32 cm_l3init_hsusbotg_clkctrl; 22201b753ffSSRICHARAN R u32 cm_l3init_hsusbtll_clkctrl; 22301b753ffSSRICHARAN R u32 cm_l3init_p1500_clkctrl; 22401b753ffSSRICHARAN R u32 cm_l3init_fsusb_clkctrl; 22501b753ffSSRICHARAN R u32 cm_l3init_ocp2scp1_clkctrl; 22601b753ffSSRICHARAN R 22701b753ffSSRICHARAN R /* cm2.l4per */ 22801b753ffSSRICHARAN R u32 cm_l4per_clkstctrl; 22901b753ffSSRICHARAN R u32 cm_l4per_dynamicdep; 23001b753ffSSRICHARAN R u32 cm_l4per_adc_clkctrl; 23101b753ffSSRICHARAN R u32 cm_l4per_gptimer10_clkctrl; 23201b753ffSSRICHARAN R u32 cm_l4per_gptimer11_clkctrl; 23301b753ffSSRICHARAN R u32 cm_l4per_gptimer2_clkctrl; 23401b753ffSSRICHARAN R u32 cm_l4per_gptimer3_clkctrl; 23501b753ffSSRICHARAN R u32 cm_l4per_gptimer4_clkctrl; 23601b753ffSSRICHARAN R u32 cm_l4per_gptimer9_clkctrl; 23701b753ffSSRICHARAN R u32 cm_l4per_elm_clkctrl; 23801b753ffSSRICHARAN R u32 cm_l4per_gpio2_clkctrl; 23901b753ffSSRICHARAN R u32 cm_l4per_gpio3_clkctrl; 24001b753ffSSRICHARAN R u32 cm_l4per_gpio4_clkctrl; 24101b753ffSSRICHARAN R u32 cm_l4per_gpio5_clkctrl; 24201b753ffSSRICHARAN R u32 cm_l4per_gpio6_clkctrl; 24301b753ffSSRICHARAN R u32 cm_l4per_hdq1w_clkctrl; 24401b753ffSSRICHARAN R u32 cm_l4per_hecc1_clkctrl; 24501b753ffSSRICHARAN R u32 cm_l4per_hecc2_clkctrl; 24601b753ffSSRICHARAN R u32 cm_l4per_i2c1_clkctrl; 24701b753ffSSRICHARAN R u32 cm_l4per_i2c2_clkctrl; 24801b753ffSSRICHARAN R u32 cm_l4per_i2c3_clkctrl; 24901b753ffSSRICHARAN R u32 cm_l4per_i2c4_clkctrl; 25001b753ffSSRICHARAN R u32 cm_l4per_l4per_clkctrl; 25101b753ffSSRICHARAN R u32 cm_l4per_mcasp2_clkctrl; 25201b753ffSSRICHARAN R u32 cm_l4per_mcasp3_clkctrl; 25301b753ffSSRICHARAN R u32 cm_l4per_mgate_clkctrl; 25401b753ffSSRICHARAN R u32 cm_l4per_mcspi1_clkctrl; 25501b753ffSSRICHARAN R u32 cm_l4per_mcspi2_clkctrl; 25601b753ffSSRICHARAN R u32 cm_l4per_mcspi3_clkctrl; 25701b753ffSSRICHARAN R u32 cm_l4per_mcspi4_clkctrl; 25801b753ffSSRICHARAN R u32 cm_l4per_gpio7_clkctrl; 25901b753ffSSRICHARAN R u32 cm_l4per_gpio8_clkctrl; 26001b753ffSSRICHARAN R u32 cm_l4per_mmcsd3_clkctrl; 26101b753ffSSRICHARAN R u32 cm_l4per_mmcsd4_clkctrl; 26201b753ffSSRICHARAN R u32 cm_l4per_msprohg_clkctrl; 26301b753ffSSRICHARAN R u32 cm_l4per_slimbus2_clkctrl; 26401b753ffSSRICHARAN R u32 cm_l4per_uart1_clkctrl; 26501b753ffSSRICHARAN R u32 cm_l4per_uart2_clkctrl; 26601b753ffSSRICHARAN R u32 cm_l4per_uart3_clkctrl; 26701b753ffSSRICHARAN R u32 cm_l4per_uart4_clkctrl; 26801b753ffSSRICHARAN R u32 cm_l4per_mmcsd5_clkctrl; 26901b753ffSSRICHARAN R u32 cm_l4per_i2c5_clkctrl; 27001b753ffSSRICHARAN R u32 cm_l4per_uart5_clkctrl; 27101b753ffSSRICHARAN R u32 cm_l4per_uart6_clkctrl; 27201b753ffSSRICHARAN R u32 cm_l4sec_clkstctrl; 27301b753ffSSRICHARAN R u32 cm_l4sec_staticdep; 27401b753ffSSRICHARAN R u32 cm_l4sec_dynamicdep; 27501b753ffSSRICHARAN R u32 cm_l4sec_aes1_clkctrl; 27601b753ffSSRICHARAN R u32 cm_l4sec_aes2_clkctrl; 27701b753ffSSRICHARAN R u32 cm_l4sec_des3des_clkctrl; 27801b753ffSSRICHARAN R u32 cm_l4sec_pkaeip29_clkctrl; 27901b753ffSSRICHARAN R u32 cm_l4sec_rng_clkctrl; 28001b753ffSSRICHARAN R u32 cm_l4sec_sha2md51_clkctrl; 28101b753ffSSRICHARAN R u32 cm_l4sec_cryptodma_clkctrl; 28201b753ffSSRICHARAN R 28301b753ffSSRICHARAN R /* l4 wkup regs */ 28401b753ffSSRICHARAN R u32 cm_abe_pll_ref_clksel; 28501b753ffSSRICHARAN R u32 cm_sys_clksel; 28601b753ffSSRICHARAN R u32 cm_wkup_clkstctrl; 28701b753ffSSRICHARAN R u32 cm_wkup_l4wkup_clkctrl; 28801b753ffSSRICHARAN R u32 cm_wkup_wdtimer1_clkctrl; 28901b753ffSSRICHARAN R u32 cm_wkup_wdtimer2_clkctrl; 29001b753ffSSRICHARAN R u32 cm_wkup_gpio1_clkctrl; 29101b753ffSSRICHARAN R u32 cm_wkup_gptimer1_clkctrl; 29201b753ffSSRICHARAN R u32 cm_wkup_gptimer12_clkctrl; 29301b753ffSSRICHARAN R u32 cm_wkup_synctimer_clkctrl; 29401b753ffSSRICHARAN R u32 cm_wkup_usim_clkctrl; 29501b753ffSSRICHARAN R u32 cm_wkup_sarram_clkctrl; 29601b753ffSSRICHARAN R u32 cm_wkup_keyboard_clkctrl; 29701b753ffSSRICHARAN R u32 cm_wkup_rtc_clkctrl; 29801b753ffSSRICHARAN R u32 cm_wkup_bandgap_clkctrl; 29901b753ffSSRICHARAN R u32 cm_wkupaon_scrm_clkctrl; 30001b753ffSSRICHARAN R u32 prm_vc_val_bypass; 30101b753ffSSRICHARAN R u32 prm_vc_cfg_i2c_mode; 30201b753ffSSRICHARAN R u32 prm_vc_cfg_i2c_clk; 30301b753ffSSRICHARAN R u32 prm_sldo_core_setup; 30401b753ffSSRICHARAN R u32 prm_sldo_core_ctrl; 30501b753ffSSRICHARAN R u32 prm_sldo_mpu_setup; 30601b753ffSSRICHARAN R u32 prm_sldo_mpu_ctrl; 30701b753ffSSRICHARAN R u32 prm_sldo_mm_setup; 30801b753ffSSRICHARAN R u32 prm_sldo_mm_ctrl; 30901b753ffSSRICHARAN R 31001b753ffSSRICHARAN R u32 cm_div_m4_dpll_core; 31101b753ffSSRICHARAN R u32 cm_div_m5_dpll_core; 31201b753ffSSRICHARAN R u32 cm_div_m6_dpll_core; 31301b753ffSSRICHARAN R u32 cm_div_m7_dpll_core; 31401b753ffSSRICHARAN R u32 cm_div_m4_dpll_iva; 31501b753ffSSRICHARAN R u32 cm_div_m5_dpll_iva; 31601b753ffSSRICHARAN R u32 cm_div_m4_dpll_ddrphy; 31701b753ffSSRICHARAN R u32 cm_div_m5_dpll_ddrphy; 31801b753ffSSRICHARAN R u32 cm_div_m6_dpll_ddrphy; 31901b753ffSSRICHARAN R u32 cm_div_m4_dpll_per; 32001b753ffSSRICHARAN R u32 cm_div_m5_dpll_per; 32101b753ffSSRICHARAN R u32 cm_div_m6_dpll_per; 32201b753ffSSRICHARAN R u32 cm_div_m7_dpll_per; 32301b753ffSSRICHARAN R u32 cm_l3instr_intrconn_wp1_clkct; 32401b753ffSSRICHARAN R u32 cm_l3init_usbphy_clkctrl; 32501b753ffSSRICHARAN R u32 cm_l4per_mcbsp4_clkctrl; 32601b753ffSSRICHARAN R u32 prm_vc_cfg_channel; 32701b753ffSSRICHARAN R }; 32801b753ffSSRICHARAN R 329c43c8339SLokesh Vutla struct omap_sys_ctrl_regs { 330c43c8339SLokesh Vutla u32 control_status; 331c43c8339SLokesh Vutla u32 control_id_code; 332c43c8339SLokesh Vutla u32 control_std_fuse_opp_bgap; 333c43c8339SLokesh Vutla u32 control_ldosram_iva_voltage_ctrl; 334c43c8339SLokesh Vutla u32 control_ldosram_mpu_voltage_ctrl; 335c43c8339SLokesh Vutla u32 control_ldosram_core_voltage_ctrl; 336c43c8339SLokesh Vutla u32 control_paconf_global; 337c43c8339SLokesh Vutla u32 control_paconf_mode; 338c43c8339SLokesh Vutla u32 control_smart1io_padconf_0; 339c43c8339SLokesh Vutla u32 control_smart1io_padconf_1; 340c43c8339SLokesh Vutla u32 control_smart1io_padconf_2; 341c43c8339SLokesh Vutla u32 control_smart2io_padconf_0; 342c43c8339SLokesh Vutla u32 control_smart2io_padconf_1; 343c43c8339SLokesh Vutla u32 control_smart2io_padconf_2; 344c43c8339SLokesh Vutla u32 control_smart3io_padconf_0; 345c43c8339SLokesh Vutla u32 control_smart3io_padconf_1; 346c43c8339SLokesh Vutla u32 control_pbias; 347c43c8339SLokesh Vutla u32 control_i2c_0; 348c43c8339SLokesh Vutla u32 control_camera_rx; 349c43c8339SLokesh Vutla u32 control_hdmi_tx_phy; 350c43c8339SLokesh Vutla u32 control_uniportm; 351c43c8339SLokesh Vutla u32 control_dsiphy; 352c43c8339SLokesh Vutla u32 control_mcbsplp; 353c43c8339SLokesh Vutla u32 control_usb2phycore; 354c43c8339SLokesh Vutla u32 control_hdmi_1; 355c43c8339SLokesh Vutla u32 control_hsi; 356c43c8339SLokesh Vutla u32 control_ddr3ch1_0; 357c43c8339SLokesh Vutla u32 control_ddr3ch2_0; 358c43c8339SLokesh Vutla u32 control_ddrch1_0; 359c43c8339SLokesh Vutla u32 control_ddrch1_1; 360c43c8339SLokesh Vutla u32 control_ddrch2_0; 361c43c8339SLokesh Vutla u32 control_ddrch2_1; 362c43c8339SLokesh Vutla u32 control_lpddr2ch1_0; 363c43c8339SLokesh Vutla u32 control_lpddr2ch1_1; 364c43c8339SLokesh Vutla u32 control_ddrio_0; 365c43c8339SLokesh Vutla u32 control_ddrio_1; 366c43c8339SLokesh Vutla u32 control_ddrio_2; 367c43c8339SLokesh Vutla u32 control_lpddr2io1_0; 368c43c8339SLokesh Vutla u32 control_lpddr2io1_1; 369c43c8339SLokesh Vutla u32 control_lpddr2io1_2; 370c43c8339SLokesh Vutla u32 control_lpddr2io1_3; 371c43c8339SLokesh Vutla u32 control_lpddr2io2_0; 372c43c8339SLokesh Vutla u32 control_lpddr2io2_1; 373c43c8339SLokesh Vutla u32 control_lpddr2io2_2; 374c43c8339SLokesh Vutla u32 control_lpddr2io2_3; 375c43c8339SLokesh Vutla u32 control_hyst_1; 376c43c8339SLokesh Vutla u32 control_usbb_hsic_control; 377c43c8339SLokesh Vutla u32 control_c2c; 378c43c8339SLokesh Vutla u32 control_core_control_spare_rw; 379c43c8339SLokesh Vutla u32 control_core_control_spare_r; 380c43c8339SLokesh Vutla u32 control_core_control_spare_r_c0; 381c43c8339SLokesh Vutla u32 control_srcomp_north_side; 382c43c8339SLokesh Vutla u32 control_srcomp_south_side; 383c43c8339SLokesh Vutla u32 control_srcomp_east_side; 384c43c8339SLokesh Vutla u32 control_srcomp_west_side; 385c43c8339SLokesh Vutla u32 control_srcomp_code_latch; 386c43c8339SLokesh Vutla u32 control_pbiaslite; 387c43c8339SLokesh Vutla u32 control_port_emif1_sdram_config; 388c43c8339SLokesh Vutla u32 control_port_emif1_lpddr2_nvm_config; 389c43c8339SLokesh Vutla u32 control_port_emif2_sdram_config; 390c43c8339SLokesh Vutla u32 control_emif1_sdram_config_ext; 391c43c8339SLokesh Vutla u32 control_emif2_sdram_config_ext; 392c43c8339SLokesh Vutla u32 control_smart1nopmio_padconf_0; 393c43c8339SLokesh Vutla u32 control_smart1nopmio_padconf_1; 394c43c8339SLokesh Vutla u32 control_padconf_mode; 395c43c8339SLokesh Vutla u32 control_xtal_oscillator; 396c43c8339SLokesh Vutla u32 control_i2c_2; 397c43c8339SLokesh Vutla u32 control_ckobuffer; 398c43c8339SLokesh Vutla u32 control_wkup_control_spare_rw; 399c43c8339SLokesh Vutla u32 control_wkup_control_spare_r; 400c43c8339SLokesh Vutla u32 control_wkup_control_spare_r_c0; 401c43c8339SLokesh Vutla u32 control_srcomp_east_side_wkup; 402c43c8339SLokesh Vutla u32 control_efuse_1; 403c43c8339SLokesh Vutla u32 control_efuse_2; 404c43c8339SLokesh Vutla u32 control_efuse_3; 405c43c8339SLokesh Vutla u32 control_efuse_4; 406c43c8339SLokesh Vutla u32 control_efuse_5; 407c43c8339SLokesh Vutla u32 control_efuse_6; 408c43c8339SLokesh Vutla u32 control_efuse_7; 409c43c8339SLokesh Vutla u32 control_efuse_8; 410c43c8339SLokesh Vutla u32 control_efuse_9; 411c43c8339SLokesh Vutla u32 control_efuse_10; 412c43c8339SLokesh Vutla u32 control_efuse_11; 413c43c8339SLokesh Vutla u32 control_efuse_12; 414c43c8339SLokesh Vutla u32 control_efuse_13; 415c43c8339SLokesh Vutla }; 416c43c8339SLokesh Vutla 417ee9447bfSSRICHARAN R struct dpll_params { 418ee9447bfSSRICHARAN R u32 m; 419ee9447bfSSRICHARAN R u32 n; 420ee9447bfSSRICHARAN R s8 m2; 421ee9447bfSSRICHARAN R s8 m3; 422ee9447bfSSRICHARAN R s8 m4_h11; 423ee9447bfSSRICHARAN R s8 m5_h12; 424ee9447bfSSRICHARAN R s8 m6_h13; 425ee9447bfSSRICHARAN R s8 m7_h14; 426ee9447bfSSRICHARAN R s8 h22; 427ee9447bfSSRICHARAN R s8 h23; 428ee9447bfSSRICHARAN R }; 429ee9447bfSSRICHARAN R 430ee9447bfSSRICHARAN R struct dpll_regs { 431ee9447bfSSRICHARAN R u32 cm_clkmode_dpll; 432ee9447bfSSRICHARAN R u32 cm_idlest_dpll; 433ee9447bfSSRICHARAN R u32 cm_autoidle_dpll; 434ee9447bfSSRICHARAN R u32 cm_clksel_dpll; 435ee9447bfSSRICHARAN R u32 cm_div_m2_dpll; 436ee9447bfSSRICHARAN R u32 cm_div_m3_dpll; 437ee9447bfSSRICHARAN R u32 cm_div_m4_h11_dpll; 438ee9447bfSSRICHARAN R u32 cm_div_m5_h12_dpll; 439ee9447bfSSRICHARAN R u32 cm_div_m6_h13_dpll; 440ee9447bfSSRICHARAN R u32 cm_div_m7_h14_dpll; 441ee9447bfSSRICHARAN R u32 reserved[3]; 442ee9447bfSSRICHARAN R u32 cm_div_h22_dpll; 443ee9447bfSSRICHARAN R u32 cm_div_h23_dpll; 444ee9447bfSSRICHARAN R }; 445ee9447bfSSRICHARAN R 446ee9447bfSSRICHARAN R struct dplls { 447ee9447bfSSRICHARAN R const struct dpll_params *mpu; 448ee9447bfSSRICHARAN R const struct dpll_params *core; 449ee9447bfSSRICHARAN R const struct dpll_params *per; 450ee9447bfSSRICHARAN R const struct dpll_params *abe; 451ee9447bfSSRICHARAN R const struct dpll_params *iva; 452ee9447bfSSRICHARAN R const struct dpll_params *usb; 453ee9447bfSSRICHARAN R }; 454ee9447bfSSRICHARAN R 4553fcdd4a5SSRICHARAN R struct pmic_data { 4563fcdd4a5SSRICHARAN R u32 base_offset; 4573fcdd4a5SSRICHARAN R u32 step; 4583fcdd4a5SSRICHARAN R u32 start_code; 4593fcdd4a5SSRICHARAN R unsigned gpio; 4603fcdd4a5SSRICHARAN R int gpio_en; 4613fcdd4a5SSRICHARAN R }; 4623fcdd4a5SSRICHARAN R 4633fcdd4a5SSRICHARAN R struct volts { 4643fcdd4a5SSRICHARAN R u32 value; 4653fcdd4a5SSRICHARAN R u32 addr; 4663fcdd4a5SSRICHARAN R struct pmic_data *pmic; 4673fcdd4a5SSRICHARAN R }; 4683fcdd4a5SSRICHARAN R 4693fcdd4a5SSRICHARAN R struct vcores_data { 4703fcdd4a5SSRICHARAN R struct volts mpu; 4713fcdd4a5SSRICHARAN R struct volts core; 4723fcdd4a5SSRICHARAN R struct volts mm; 4733fcdd4a5SSRICHARAN R }; 4743fcdd4a5SSRICHARAN R 47501b753ffSSRICHARAN R extern struct prcm_regs const **prcm; 47601b753ffSSRICHARAN R extern struct prcm_regs const omap5_es1_prcm; 47701b753ffSSRICHARAN R extern struct prcm_regs const omap4_prcm; 478ee9447bfSSRICHARAN R extern struct dplls const **dplls_data; 4793fcdd4a5SSRICHARAN R extern struct vcores_data const **omap_vcores; 480ee9447bfSSRICHARAN R extern const u32 sys_clk_array[8]; 481c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const **ctrl; 482c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const omap4_ctrl; 483c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const omap5_ctrl; 48401b753ffSSRICHARAN R 48501b753ffSSRICHARAN R void hw_data_init(void); 486ee9447bfSSRICHARAN R 487ee9447bfSSRICHARAN R const struct dpll_params *get_mpu_dpll_params(struct dplls const *); 488ee9447bfSSRICHARAN R const struct dpll_params *get_core_dpll_params(struct dplls const *); 489ee9447bfSSRICHARAN R const struct dpll_params *get_per_dpll_params(struct dplls const *); 490ee9447bfSSRICHARAN R const struct dpll_params *get_iva_dpll_params(struct dplls const *); 491ee9447bfSSRICHARAN R const struct dpll_params *get_usb_dpll_params(struct dplls const *); 492ee9447bfSSRICHARAN R const struct dpll_params *get_abe_dpll_params(struct dplls const *); 493ee9447bfSSRICHARAN R 494ee9447bfSSRICHARAN R void do_enable_clocks(u32 const *clk_domains, 495ee9447bfSSRICHARAN R u32 const *clk_modules_hw_auto, 496ee9447bfSSRICHARAN R u32 const *clk_modules_explicit_en, 497ee9447bfSSRICHARAN R u8 wait_for_enable); 498ee9447bfSSRICHARAN R 499ee9447bfSSRICHARAN R void setup_post_dividers(u32 const base, 500ee9447bfSSRICHARAN R const struct dpll_params *params); 501ee9447bfSSRICHARAN R u32 omap_ddr_clk(void); 502ee9447bfSSRICHARAN R u32 get_sys_clk_index(void); 503ee9447bfSSRICHARAN R void enable_basic_clocks(void); 504ee9447bfSSRICHARAN R void enable_basic_uboot_clocks(void); 505ee9447bfSSRICHARAN R void enable_non_essential_clocks(void); 5063fcdd4a5SSRICHARAN R void scale_vcores(struct vcores_data const *); 5073fcdd4a5SSRICHARAN R u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic); 5083fcdd4a5SSRICHARAN R void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic); 509ee9447bfSSRICHARAN R 5103776801dSAneesh V /* Max value for DPLL multiplier M */ 5113776801dSAneesh V #define OMAP_DPLL_MAX_N 127 5123776801dSAneesh V 513d2f18c27SAneesh V /* HW Init Context */ 514d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_SPL 0 515d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_UBOOT_FROM_NOR 1 516d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL 2 517d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_UBOOT_AFTER_CH 3 518d2f18c27SAneesh V 519087189fbSSRICHARAN R static inline u32 omap_revision(void) 520087189fbSSRICHARAN R { 521087189fbSSRICHARAN R extern u32 *const omap_si_rev; 522087189fbSSRICHARAN R return *omap_si_rev; 523087189fbSSRICHARAN R } 524087189fbSSRICHARAN R 525508a58faSSricharan /* 526508a58faSSricharan * silicon revisions. 527508a58faSSricharan * Moving this to common, so that most of code can be moved to common, 528508a58faSSricharan * directories. 529508a58faSSricharan */ 530508a58faSSricharan 531508a58faSSricharan /* omap4 */ 532508a58faSSricharan #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF 533508a58faSSricharan #define OMAP4430_ES1_0 0x44300100 534508a58faSSricharan #define OMAP4430_ES2_0 0x44300200 535508a58faSSricharan #define OMAP4430_ES2_1 0x44300210 536508a58faSSricharan #define OMAP4430_ES2_2 0x44300220 537508a58faSSricharan #define OMAP4430_ES2_3 0x44300230 538508a58faSSricharan #define OMAP4460_ES1_0 0x44600100 5399404758eSAneesh V #define OMAP4460_ES1_1 0x44600110 540508a58faSSricharan 541508a58faSSricharan /* omap5 */ 542508a58faSSricharan #define OMAP5430_SILICON_ID_INVALID 0 543508a58faSSricharan #define OMAP5430_ES1_0 0x54300100 5440a0bf7b2SLokesh Vutla #define OMAP5432_ES1_0 0x54320100 545*eed7c0f7SSRICHARAN R #define OMAP5430_ES2_0 0x54300200 546*eed7c0f7SSRICHARAN R #define OMAP5432_ES2_0 0x54320200 547d2f18c27SAneesh V #endif /* _OMAP_COMMON_H_ */ 548