xref: /rk3399_rockchip-uboot/arch/arm/include/asm/omap_common.h (revision e9d6cd042d63d59a43dfe953d488cfbf1ece516c)
1d2f18c27SAneesh V /*
2d2f18c27SAneesh V  * (C) Copyright 2010
3d2f18c27SAneesh V  * Texas Instruments, <www.ti.com>
4d2f18c27SAneesh V  *
5d2f18c27SAneesh V  * Aneesh V <aneesh@ti.com>
6d2f18c27SAneesh V  *
7d2f18c27SAneesh V  * See file CREDITS for list of people who contributed to this
8d2f18c27SAneesh V  * project.
9d2f18c27SAneesh V  *
10d2f18c27SAneesh V  * This program is free software; you can redistribute it and/or
11d2f18c27SAneesh V  * modify it under the terms of the GNU General Public License as
12d2f18c27SAneesh V  * published by the Free Software Foundation; either version 2 of
13d2f18c27SAneesh V  * the License, or (at your option) any later version.
14d2f18c27SAneesh V  *
15d2f18c27SAneesh V  * This program is distributed in the hope that it will be useful,
16d2f18c27SAneesh V  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17d2f18c27SAneesh V  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18d2f18c27SAneesh V  * GNU General Public License for more details.
19d2f18c27SAneesh V  *
20d2f18c27SAneesh V  * You should have received a copy of the GNU General Public License
21d2f18c27SAneesh V  * along with this program; if not, write to the Free Software
22d2f18c27SAneesh V  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23d2f18c27SAneesh V  * MA 02111-1307 USA
24d2f18c27SAneesh V  */
25d2f18c27SAneesh V #ifndef	_OMAP_COMMON_H_
26d2f18c27SAneesh V #define	_OMAP_COMMON_H_
27d2f18c27SAneesh V 
284a0eb757SSRICHARAN R #ifndef __ASSEMBLY__
294a0eb757SSRICHARAN R 
3001b753ffSSRICHARAN R #include <common.h>
3101b753ffSSRICHARAN R 
32ea8eff1fSLokesh Vutla #define NUM_SYS_CLKS	8
33ee9447bfSSRICHARAN R 
3401b753ffSSRICHARAN R struct prcm_regs {
3501b753ffSSRICHARAN R 	/* cm1.ckgen */
3601b753ffSSRICHARAN R 	u32 cm_clksel_core;
3701b753ffSSRICHARAN R 	u32 cm_clksel_abe;
3801b753ffSSRICHARAN R 	u32 cm_dll_ctrl;
3901b753ffSSRICHARAN R 	u32 cm_clkmode_dpll_core;
4001b753ffSSRICHARAN R 	u32 cm_idlest_dpll_core;
4101b753ffSSRICHARAN R 	u32 cm_autoidle_dpll_core;
4201b753ffSSRICHARAN R 	u32 cm_clksel_dpll_core;
4301b753ffSSRICHARAN R 	u32 cm_div_m2_dpll_core;
4401b753ffSSRICHARAN R 	u32 cm_div_m3_dpll_core;
4501b753ffSSRICHARAN R 	u32 cm_div_h11_dpll_core;
4601b753ffSSRICHARAN R 	u32 cm_div_h12_dpll_core;
4701b753ffSSRICHARAN R 	u32 cm_div_h13_dpll_core;
4801b753ffSSRICHARAN R 	u32 cm_div_h14_dpll_core;
49afc2f9dcSSRICHARAN R 	u32 cm_div_h21_dpll_core;
50afc2f9dcSSRICHARAN R 	u32 cm_div_h24_dpll_core;
5101b753ffSSRICHARAN R 	u32 cm_ssc_deltamstep_dpll_core;
5201b753ffSSRICHARAN R 	u32 cm_ssc_modfreqdiv_dpll_core;
5301b753ffSSRICHARAN R 	u32 cm_emu_override_dpll_core;
5401b753ffSSRICHARAN R 	u32 cm_div_h22_dpllcore;
5501b753ffSSRICHARAN R 	u32 cm_div_h23_dpll_core;
5601b753ffSSRICHARAN R 	u32 cm_clkmode_dpll_mpu;
5701b753ffSSRICHARAN R 	u32 cm_idlest_dpll_mpu;
5801b753ffSSRICHARAN R 	u32 cm_autoidle_dpll_mpu;
5901b753ffSSRICHARAN R 	u32 cm_clksel_dpll_mpu;
6001b753ffSSRICHARAN R 	u32 cm_div_m2_dpll_mpu;
6101b753ffSSRICHARAN R 	u32 cm_ssc_deltamstep_dpll_mpu;
6201b753ffSSRICHARAN R 	u32 cm_ssc_modfreqdiv_dpll_mpu;
6301b753ffSSRICHARAN R 	u32 cm_bypclk_dpll_mpu;
6401b753ffSSRICHARAN R 	u32 cm_clkmode_dpll_iva;
6501b753ffSSRICHARAN R 	u32 cm_idlest_dpll_iva;
6601b753ffSSRICHARAN R 	u32 cm_autoidle_dpll_iva;
6701b753ffSSRICHARAN R 	u32 cm_clksel_dpll_iva;
6801b753ffSSRICHARAN R 	u32 cm_div_h11_dpll_iva;
6901b753ffSSRICHARAN R 	u32 cm_div_h12_dpll_iva;
7001b753ffSSRICHARAN R 	u32 cm_ssc_deltamstep_dpll_iva;
7101b753ffSSRICHARAN R 	u32 cm_ssc_modfreqdiv_dpll_iva;
7201b753ffSSRICHARAN R 	u32 cm_bypclk_dpll_iva;
7301b753ffSSRICHARAN R 	u32 cm_clkmode_dpll_abe;
7401b753ffSSRICHARAN R 	u32 cm_idlest_dpll_abe;
7501b753ffSSRICHARAN R 	u32 cm_autoidle_dpll_abe;
7601b753ffSSRICHARAN R 	u32 cm_clksel_dpll_abe;
7701b753ffSSRICHARAN R 	u32 cm_div_m2_dpll_abe;
7801b753ffSSRICHARAN R 	u32 cm_div_m3_dpll_abe;
7901b753ffSSRICHARAN R 	u32 cm_ssc_deltamstep_dpll_abe;
8001b753ffSSRICHARAN R 	u32 cm_ssc_modfreqdiv_dpll_abe;
8101b753ffSSRICHARAN R 	u32 cm_clkmode_dpll_ddrphy;
8201b753ffSSRICHARAN R 	u32 cm_idlest_dpll_ddrphy;
8301b753ffSSRICHARAN R 	u32 cm_autoidle_dpll_ddrphy;
8401b753ffSSRICHARAN R 	u32 cm_clksel_dpll_ddrphy;
8501b753ffSSRICHARAN R 	u32 cm_div_m2_dpll_ddrphy;
8601b753ffSSRICHARAN R 	u32 cm_div_h11_dpll_ddrphy;
8701b753ffSSRICHARAN R 	u32 cm_div_h12_dpll_ddrphy;
8801b753ffSSRICHARAN R 	u32 cm_div_h13_dpll_ddrphy;
8901b753ffSSRICHARAN R 	u32 cm_ssc_deltamstep_dpll_ddrphy;
90d4e4129cSLokesh Vutla 	u32 cm_clkmode_dpll_dsp;
9101b753ffSSRICHARAN R 	u32 cm_shadow_freq_config1;
9201b753ffSSRICHARAN R 	u32 cm_mpu_mpu_clkctrl;
9301b753ffSSRICHARAN R 
9401b753ffSSRICHARAN R 	/* cm1.dsp */
9501b753ffSSRICHARAN R 	u32 cm_dsp_clkstctrl;
9601b753ffSSRICHARAN R 	u32 cm_dsp_dsp_clkctrl;
9701b753ffSSRICHARAN R 
9801b753ffSSRICHARAN R 	/* cm1.abe */
9901b753ffSSRICHARAN R 	u32 cm1_abe_clkstctrl;
10001b753ffSSRICHARAN R 	u32 cm1_abe_l4abe_clkctrl;
10101b753ffSSRICHARAN R 	u32 cm1_abe_aess_clkctrl;
10201b753ffSSRICHARAN R 	u32 cm1_abe_pdm_clkctrl;
10301b753ffSSRICHARAN R 	u32 cm1_abe_dmic_clkctrl;
10401b753ffSSRICHARAN R 	u32 cm1_abe_mcasp_clkctrl;
10501b753ffSSRICHARAN R 	u32 cm1_abe_mcbsp1_clkctrl;
10601b753ffSSRICHARAN R 	u32 cm1_abe_mcbsp2_clkctrl;
10701b753ffSSRICHARAN R 	u32 cm1_abe_mcbsp3_clkctrl;
10801b753ffSSRICHARAN R 	u32 cm1_abe_slimbus_clkctrl;
10901b753ffSSRICHARAN R 	u32 cm1_abe_timer5_clkctrl;
11001b753ffSSRICHARAN R 	u32 cm1_abe_timer6_clkctrl;
11101b753ffSSRICHARAN R 	u32 cm1_abe_timer7_clkctrl;
11201b753ffSSRICHARAN R 	u32 cm1_abe_timer8_clkctrl;
11301b753ffSSRICHARAN R 	u32 cm1_abe_wdt3_clkctrl;
11401b753ffSSRICHARAN R 
11501b753ffSSRICHARAN R 	/* cm2.ckgen */
11601b753ffSSRICHARAN R 	u32 cm_clksel_mpu_m3_iss_root;
11701b753ffSSRICHARAN R 	u32 cm_clksel_usb_60mhz;
11801b753ffSSRICHARAN R 	u32 cm_scale_fclk;
11901b753ffSSRICHARAN R 	u32 cm_core_dvfs_perf1;
12001b753ffSSRICHARAN R 	u32 cm_core_dvfs_perf2;
12101b753ffSSRICHARAN R 	u32 cm_core_dvfs_perf3;
12201b753ffSSRICHARAN R 	u32 cm_core_dvfs_perf4;
12301b753ffSSRICHARAN R 	u32 cm_core_dvfs_current;
12401b753ffSSRICHARAN R 	u32 cm_iva_dvfs_perf_tesla;
12501b753ffSSRICHARAN R 	u32 cm_iva_dvfs_perf_ivahd;
12601b753ffSSRICHARAN R 	u32 cm_iva_dvfs_perf_abe;
12701b753ffSSRICHARAN R 	u32 cm_iva_dvfs_current;
12801b753ffSSRICHARAN R 	u32 cm_clkmode_dpll_per;
12901b753ffSSRICHARAN R 	u32 cm_idlest_dpll_per;
13001b753ffSSRICHARAN R 	u32 cm_autoidle_dpll_per;
13101b753ffSSRICHARAN R 	u32 cm_clksel_dpll_per;
13201b753ffSSRICHARAN R 	u32 cm_div_m2_dpll_per;
13301b753ffSSRICHARAN R 	u32 cm_div_m3_dpll_per;
13401b753ffSSRICHARAN R 	u32 cm_div_h11_dpll_per;
13501b753ffSSRICHARAN R 	u32 cm_div_h12_dpll_per;
136afc2f9dcSSRICHARAN R 	u32 cm_div_h13_dpll_per;
13701b753ffSSRICHARAN R 	u32 cm_div_h14_dpll_per;
13801b753ffSSRICHARAN R 	u32 cm_ssc_deltamstep_dpll_per;
13901b753ffSSRICHARAN R 	u32 cm_ssc_modfreqdiv_dpll_per;
14001b753ffSSRICHARAN R 	u32 cm_emu_override_dpll_per;
14101b753ffSSRICHARAN R 	u32 cm_clkmode_dpll_usb;
14201b753ffSSRICHARAN R 	u32 cm_idlest_dpll_usb;
14301b753ffSSRICHARAN R 	u32 cm_autoidle_dpll_usb;
14401b753ffSSRICHARAN R 	u32 cm_clksel_dpll_usb;
14501b753ffSSRICHARAN R 	u32 cm_div_m2_dpll_usb;
14601b753ffSSRICHARAN R 	u32 cm_ssc_deltamstep_dpll_usb;
14701b753ffSSRICHARAN R 	u32 cm_ssc_modfreqdiv_dpll_usb;
14801b753ffSSRICHARAN R 	u32 cm_clkdcoldo_dpll_usb;
149d4e4129cSLokesh Vutla 	u32 cm_clkmode_dpll_pcie_ref;
150d4e4129cSLokesh Vutla 	u32 cm_clkmode_apll_pcie;
151d4e4129cSLokesh Vutla 	u32 cm_idlest_apll_pcie;
152d4e4129cSLokesh Vutla 	u32 cm_div_m2_apll_pcie;
153d4e4129cSLokesh Vutla 	u32 cm_clkvcoldo_apll_pcie;
15401b753ffSSRICHARAN R 	u32 cm_clkmode_dpll_unipro;
15501b753ffSSRICHARAN R 	u32 cm_idlest_dpll_unipro;
15601b753ffSSRICHARAN R 	u32 cm_autoidle_dpll_unipro;
15701b753ffSSRICHARAN R 	u32 cm_clksel_dpll_unipro;
15801b753ffSSRICHARAN R 	u32 cm_div_m2_dpll_unipro;
15901b753ffSSRICHARAN R 	u32 cm_ssc_deltamstep_dpll_unipro;
16001b753ffSSRICHARAN R 	u32 cm_ssc_modfreqdiv_dpll_unipro;
16101b753ffSSRICHARAN R 
16201b753ffSSRICHARAN R 	/* cm2.core */
16301b753ffSSRICHARAN R 	u32 cm_coreaon_bandgap_clkctrl;
164d4d986eeSLokesh Vutla 	u32 cm_coreaon_io_srcomp_clkctrl;
16501b753ffSSRICHARAN R 	u32 cm_l3_1_clkstctrl;
16601b753ffSSRICHARAN R 	u32 cm_l3_1_dynamicdep;
16701b753ffSSRICHARAN R 	u32 cm_l3_1_l3_1_clkctrl;
16801b753ffSSRICHARAN R 	u32 cm_l3_2_clkstctrl;
16901b753ffSSRICHARAN R 	u32 cm_l3_2_dynamicdep;
17001b753ffSSRICHARAN R 	u32 cm_l3_2_l3_2_clkctrl;
171d4e4129cSLokesh Vutla 	u32 cm_l3_gpmc_clkctrl;
17201b753ffSSRICHARAN R 	u32 cm_l3_2_ocmc_ram_clkctrl;
17301b753ffSSRICHARAN R 	u32 cm_mpu_m3_clkstctrl;
17401b753ffSSRICHARAN R 	u32 cm_mpu_m3_staticdep;
17501b753ffSSRICHARAN R 	u32 cm_mpu_m3_dynamicdep;
17601b753ffSSRICHARAN R 	u32 cm_mpu_m3_mpu_m3_clkctrl;
17701b753ffSSRICHARAN R 	u32 cm_sdma_clkstctrl;
17801b753ffSSRICHARAN R 	u32 cm_sdma_staticdep;
17901b753ffSSRICHARAN R 	u32 cm_sdma_dynamicdep;
18001b753ffSSRICHARAN R 	u32 cm_sdma_sdma_clkctrl;
18101b753ffSSRICHARAN R 	u32 cm_memif_clkstctrl;
18201b753ffSSRICHARAN R 	u32 cm_memif_dmm_clkctrl;
18301b753ffSSRICHARAN R 	u32 cm_memif_emif_fw_clkctrl;
18401b753ffSSRICHARAN R 	u32 cm_memif_emif_1_clkctrl;
18501b753ffSSRICHARAN R 	u32 cm_memif_emif_2_clkctrl;
18601b753ffSSRICHARAN R 	u32 cm_memif_dll_clkctrl;
18701b753ffSSRICHARAN R 	u32 cm_memif_emif_h1_clkctrl;
18801b753ffSSRICHARAN R 	u32 cm_memif_emif_h2_clkctrl;
18901b753ffSSRICHARAN R 	u32 cm_memif_dll_h_clkctrl;
19001b753ffSSRICHARAN R 	u32 cm_c2c_clkstctrl;
19101b753ffSSRICHARAN R 	u32 cm_c2c_staticdep;
19201b753ffSSRICHARAN R 	u32 cm_c2c_dynamicdep;
19301b753ffSSRICHARAN R 	u32 cm_c2c_sad2d_clkctrl;
19401b753ffSSRICHARAN R 	u32 cm_c2c_modem_icr_clkctrl;
19501b753ffSSRICHARAN R 	u32 cm_c2c_sad2d_fw_clkctrl;
19601b753ffSSRICHARAN R 	u32 cm_l4cfg_clkstctrl;
19701b753ffSSRICHARAN R 	u32 cm_l4cfg_dynamicdep;
19801b753ffSSRICHARAN R 	u32 cm_l4cfg_l4_cfg_clkctrl;
19901b753ffSSRICHARAN R 	u32 cm_l4cfg_hw_sem_clkctrl;
20001b753ffSSRICHARAN R 	u32 cm_l4cfg_mailbox_clkctrl;
20101b753ffSSRICHARAN R 	u32 cm_l4cfg_sar_rom_clkctrl;
20201b753ffSSRICHARAN R 	u32 cm_l3instr_clkstctrl;
20301b753ffSSRICHARAN R 	u32 cm_l3instr_l3_3_clkctrl;
20401b753ffSSRICHARAN R 	u32 cm_l3instr_l3_instr_clkctrl;
20501b753ffSSRICHARAN R 	u32 cm_l3instr_intrconn_wp1_clkctrl;
20601b753ffSSRICHARAN R 
20701b753ffSSRICHARAN R 	/* cm2.ivahd */
20801b753ffSSRICHARAN R 	u32 cm_ivahd_clkstctrl;
20901b753ffSSRICHARAN R 	u32 cm_ivahd_ivahd_clkctrl;
21001b753ffSSRICHARAN R 	u32 cm_ivahd_sl2_clkctrl;
21101b753ffSSRICHARAN R 
21201b753ffSSRICHARAN R 	/* cm2.cam */
21301b753ffSSRICHARAN R 	u32 cm_cam_clkstctrl;
21401b753ffSSRICHARAN R 	u32 cm_cam_iss_clkctrl;
21501b753ffSSRICHARAN R 	u32 cm_cam_fdif_clkctrl;
216d4e4129cSLokesh Vutla 	u32 cm_cam_vip1_clkctrl;
217d4e4129cSLokesh Vutla 	u32 cm_cam_vip2_clkctrl;
218d4e4129cSLokesh Vutla 	u32 cm_cam_vip3_clkctrl;
219d4e4129cSLokesh Vutla 	u32 cm_cam_lvdsrx_clkctrl;
220d4e4129cSLokesh Vutla 	u32 cm_cam_csi1_clkctrl;
221d4e4129cSLokesh Vutla 	u32 cm_cam_csi2_clkctrl;
22201b753ffSSRICHARAN R 
22301b753ffSSRICHARAN R 	/* cm2.dss */
22401b753ffSSRICHARAN R 	u32 cm_dss_clkstctrl;
22501b753ffSSRICHARAN R 	u32 cm_dss_dss_clkctrl;
22601b753ffSSRICHARAN R 
22701b753ffSSRICHARAN R 	/* cm2.sgx */
22801b753ffSSRICHARAN R 	u32 cm_sgx_clkstctrl;
22901b753ffSSRICHARAN R 	u32 cm_sgx_sgx_clkctrl;
23001b753ffSSRICHARAN R 
23101b753ffSSRICHARAN R 	/* cm2.l3init */
23201b753ffSSRICHARAN R 	u32 cm_l3init_clkstctrl;
23301b753ffSSRICHARAN R 
23401b753ffSSRICHARAN R 	/* cm2.l3init */
23501b753ffSSRICHARAN R 	u32 cm_l3init_hsmmc1_clkctrl;
23601b753ffSSRICHARAN R 	u32 cm_l3init_hsmmc2_clkctrl;
23701b753ffSSRICHARAN R 	u32 cm_l3init_hsi_clkctrl;
23801b753ffSSRICHARAN R 	u32 cm_l3init_hsusbhost_clkctrl;
23901b753ffSSRICHARAN R 	u32 cm_l3init_hsusbotg_clkctrl;
24001b753ffSSRICHARAN R 	u32 cm_l3init_hsusbtll_clkctrl;
24101b753ffSSRICHARAN R 	u32 cm_l3init_p1500_clkctrl;
24201b753ffSSRICHARAN R 	u32 cm_l3init_fsusb_clkctrl;
24301b753ffSSRICHARAN R 	u32 cm_l3init_ocp2scp1_clkctrl;
24401b753ffSSRICHARAN R 
2454d0df9c1SAndrii Tseglytskyi 	u32 prm_irqstatus_mpu_2;
2464d0df9c1SAndrii Tseglytskyi 
24701b753ffSSRICHARAN R 	/* cm2.l4per */
24801b753ffSSRICHARAN R 	u32 cm_l4per_clkstctrl;
24901b753ffSSRICHARAN R 	u32 cm_l4per_dynamicdep;
25001b753ffSSRICHARAN R 	u32 cm_l4per_adc_clkctrl;
25101b753ffSSRICHARAN R 	u32 cm_l4per_gptimer10_clkctrl;
25201b753ffSSRICHARAN R 	u32 cm_l4per_gptimer11_clkctrl;
25301b753ffSSRICHARAN R 	u32 cm_l4per_gptimer2_clkctrl;
25401b753ffSSRICHARAN R 	u32 cm_l4per_gptimer3_clkctrl;
25501b753ffSSRICHARAN R 	u32 cm_l4per_gptimer4_clkctrl;
25601b753ffSSRICHARAN R 	u32 cm_l4per_gptimer9_clkctrl;
25701b753ffSSRICHARAN R 	u32 cm_l4per_elm_clkctrl;
25801b753ffSSRICHARAN R 	u32 cm_l4per_gpio2_clkctrl;
25901b753ffSSRICHARAN R 	u32 cm_l4per_gpio3_clkctrl;
26001b753ffSSRICHARAN R 	u32 cm_l4per_gpio4_clkctrl;
26101b753ffSSRICHARAN R 	u32 cm_l4per_gpio5_clkctrl;
26201b753ffSSRICHARAN R 	u32 cm_l4per_gpio6_clkctrl;
26301b753ffSSRICHARAN R 	u32 cm_l4per_hdq1w_clkctrl;
26401b753ffSSRICHARAN R 	u32 cm_l4per_hecc1_clkctrl;
26501b753ffSSRICHARAN R 	u32 cm_l4per_hecc2_clkctrl;
26601b753ffSSRICHARAN R 	u32 cm_l4per_i2c1_clkctrl;
26701b753ffSSRICHARAN R 	u32 cm_l4per_i2c2_clkctrl;
26801b753ffSSRICHARAN R 	u32 cm_l4per_i2c3_clkctrl;
26901b753ffSSRICHARAN R 	u32 cm_l4per_i2c4_clkctrl;
27001b753ffSSRICHARAN R 	u32 cm_l4per_l4per_clkctrl;
27101b753ffSSRICHARAN R 	u32 cm_l4per_mcasp2_clkctrl;
27201b753ffSSRICHARAN R 	u32 cm_l4per_mcasp3_clkctrl;
27301b753ffSSRICHARAN R 	u32 cm_l4per_mgate_clkctrl;
27401b753ffSSRICHARAN R 	u32 cm_l4per_mcspi1_clkctrl;
27501b753ffSSRICHARAN R 	u32 cm_l4per_mcspi2_clkctrl;
27601b753ffSSRICHARAN R 	u32 cm_l4per_mcspi3_clkctrl;
27701b753ffSSRICHARAN R 	u32 cm_l4per_mcspi4_clkctrl;
27801b753ffSSRICHARAN R 	u32 cm_l4per_gpio7_clkctrl;
27901b753ffSSRICHARAN R 	u32 cm_l4per_gpio8_clkctrl;
28001b753ffSSRICHARAN R 	u32 cm_l4per_mmcsd3_clkctrl;
28101b753ffSSRICHARAN R 	u32 cm_l4per_mmcsd4_clkctrl;
28201b753ffSSRICHARAN R 	u32 cm_l4per_msprohg_clkctrl;
28301b753ffSSRICHARAN R 	u32 cm_l4per_slimbus2_clkctrl;
28401b753ffSSRICHARAN R 	u32 cm_l4per_uart1_clkctrl;
28501b753ffSSRICHARAN R 	u32 cm_l4per_uart2_clkctrl;
28601b753ffSSRICHARAN R 	u32 cm_l4per_uart3_clkctrl;
28701b753ffSSRICHARAN R 	u32 cm_l4per_uart4_clkctrl;
28801b753ffSSRICHARAN R 	u32 cm_l4per_mmcsd5_clkctrl;
28901b753ffSSRICHARAN R 	u32 cm_l4per_i2c5_clkctrl;
29001b753ffSSRICHARAN R 	u32 cm_l4per_uart5_clkctrl;
29101b753ffSSRICHARAN R 	u32 cm_l4per_uart6_clkctrl;
29201b753ffSSRICHARAN R 	u32 cm_l4sec_clkstctrl;
29301b753ffSSRICHARAN R 	u32 cm_l4sec_staticdep;
29401b753ffSSRICHARAN R 	u32 cm_l4sec_dynamicdep;
29501b753ffSSRICHARAN R 	u32 cm_l4sec_aes1_clkctrl;
29601b753ffSSRICHARAN R 	u32 cm_l4sec_aes2_clkctrl;
29701b753ffSSRICHARAN R 	u32 cm_l4sec_des3des_clkctrl;
29801b753ffSSRICHARAN R 	u32 cm_l4sec_pkaeip29_clkctrl;
29901b753ffSSRICHARAN R 	u32 cm_l4sec_rng_clkctrl;
30001b753ffSSRICHARAN R 	u32 cm_l4sec_sha2md51_clkctrl;
30101b753ffSSRICHARAN R 	u32 cm_l4sec_cryptodma_clkctrl;
30201b753ffSSRICHARAN R 
30301b753ffSSRICHARAN R 	/* l4 wkup regs */
30401b753ffSSRICHARAN R 	u32 cm_abe_pll_ref_clksel;
30501b753ffSSRICHARAN R 	u32 cm_sys_clksel;
30601b753ffSSRICHARAN R 	u32 cm_wkup_clkstctrl;
30701b753ffSSRICHARAN R 	u32 cm_wkup_l4wkup_clkctrl;
30801b753ffSSRICHARAN R 	u32 cm_wkup_wdtimer1_clkctrl;
30901b753ffSSRICHARAN R 	u32 cm_wkup_wdtimer2_clkctrl;
31001b753ffSSRICHARAN R 	u32 cm_wkup_gpio1_clkctrl;
31101b753ffSSRICHARAN R 	u32 cm_wkup_gptimer1_clkctrl;
31201b753ffSSRICHARAN R 	u32 cm_wkup_gptimer12_clkctrl;
31301b753ffSSRICHARAN R 	u32 cm_wkup_synctimer_clkctrl;
31401b753ffSSRICHARAN R 	u32 cm_wkup_usim_clkctrl;
31501b753ffSSRICHARAN R 	u32 cm_wkup_sarram_clkctrl;
31601b753ffSSRICHARAN R 	u32 cm_wkup_keyboard_clkctrl;
31701b753ffSSRICHARAN R 	u32 cm_wkup_rtc_clkctrl;
31801b753ffSSRICHARAN R 	u32 cm_wkup_bandgap_clkctrl;
31901b753ffSSRICHARAN R 	u32 cm_wkupaon_scrm_clkctrl;
320d4d986eeSLokesh Vutla 	u32 cm_wkupaon_io_srcomp_clkctrl;
321d4e4129cSLokesh Vutla 	u32 prm_rstctrl;
322d4e4129cSLokesh Vutla 	u32 prm_rstst;
3230b1b60c7SLokesh Vutla 	u32 prm_rsttime;
32401b753ffSSRICHARAN R 	u32 prm_vc_val_bypass;
32501b753ffSSRICHARAN R 	u32 prm_vc_cfg_i2c_mode;
32601b753ffSSRICHARAN R 	u32 prm_vc_cfg_i2c_clk;
32701b753ffSSRICHARAN R 	u32 prm_sldo_core_setup;
32801b753ffSSRICHARAN R 	u32 prm_sldo_core_ctrl;
32901b753ffSSRICHARAN R 	u32 prm_sldo_mpu_setup;
33001b753ffSSRICHARAN R 	u32 prm_sldo_mpu_ctrl;
33101b753ffSSRICHARAN R 	u32 prm_sldo_mm_setup;
33201b753ffSSRICHARAN R 	u32 prm_sldo_mm_ctrl;
3334d0df9c1SAndrii Tseglytskyi 	u32 prm_abbldo_mpu_setup;
3344d0df9c1SAndrii Tseglytskyi 	u32 prm_abbldo_mpu_ctrl;
33501b753ffSSRICHARAN R 
33601b753ffSSRICHARAN R 	u32 cm_div_m4_dpll_core;
33701b753ffSSRICHARAN R 	u32 cm_div_m5_dpll_core;
33801b753ffSSRICHARAN R 	u32 cm_div_m6_dpll_core;
33901b753ffSSRICHARAN R 	u32 cm_div_m7_dpll_core;
34001b753ffSSRICHARAN R 	u32 cm_div_m4_dpll_iva;
34101b753ffSSRICHARAN R 	u32 cm_div_m5_dpll_iva;
34201b753ffSSRICHARAN R 	u32 cm_div_m4_dpll_ddrphy;
34301b753ffSSRICHARAN R 	u32 cm_div_m5_dpll_ddrphy;
34401b753ffSSRICHARAN R 	u32 cm_div_m6_dpll_ddrphy;
34501b753ffSSRICHARAN R 	u32 cm_div_m4_dpll_per;
34601b753ffSSRICHARAN R 	u32 cm_div_m5_dpll_per;
34701b753ffSSRICHARAN R 	u32 cm_div_m6_dpll_per;
34801b753ffSSRICHARAN R 	u32 cm_div_m7_dpll_per;
34901b753ffSSRICHARAN R 	u32 cm_l3instr_intrconn_wp1_clkct;
35001b753ffSSRICHARAN R 	u32 cm_l3init_usbphy_clkctrl;
35101b753ffSSRICHARAN R 	u32 cm_l4per_mcbsp4_clkctrl;
35201b753ffSSRICHARAN R 	u32 prm_vc_cfg_channel;
35301b753ffSSRICHARAN R };
35401b753ffSSRICHARAN R 
355c43c8339SLokesh Vutla struct omap_sys_ctrl_regs {
356c43c8339SLokesh Vutla 	u32 control_status;
3574d0df9c1SAndrii Tseglytskyi 	u32 control_std_fuse_opp_vdd_mpu_2;
3588b12f177SLokesh Vutla 	u32 control_core_mmr_lock1;
3598b12f177SLokesh Vutla 	u32 control_core_mmr_lock2;
3608b12f177SLokesh Vutla 	u32 control_core_mmr_lock3;
3618b12f177SLokesh Vutla 	u32 control_core_mmr_lock4;
3628b12f177SLokesh Vutla 	u32 control_core_mmr_lock5;
3638b12f177SLokesh Vutla 	u32 control_core_control_io1;
3648b12f177SLokesh Vutla 	u32 control_core_control_io2;
365c43c8339SLokesh Vutla 	u32 control_id_code;
366c43c8339SLokesh Vutla 	u32 control_std_fuse_opp_bgap;
367c43c8339SLokesh Vutla 	u32 control_ldosram_iva_voltage_ctrl;
368c43c8339SLokesh Vutla 	u32 control_ldosram_mpu_voltage_ctrl;
369c43c8339SLokesh Vutla 	u32 control_ldosram_core_voltage_ctrl;
3709239f5b6SLokesh Vutla 	u32 control_usbotghs_ctrl;
3718b12f177SLokesh Vutla 	u32 control_padconf_core_base;
372c43c8339SLokesh Vutla 	u32 control_paconf_global;
373c43c8339SLokesh Vutla 	u32 control_paconf_mode;
374c43c8339SLokesh Vutla 	u32 control_smart1io_padconf_0;
375c43c8339SLokesh Vutla 	u32 control_smart1io_padconf_1;
376c43c8339SLokesh Vutla 	u32 control_smart1io_padconf_2;
377c43c8339SLokesh Vutla 	u32 control_smart2io_padconf_0;
378c43c8339SLokesh Vutla 	u32 control_smart2io_padconf_1;
379c43c8339SLokesh Vutla 	u32 control_smart2io_padconf_2;
380c43c8339SLokesh Vutla 	u32 control_smart3io_padconf_0;
381c43c8339SLokesh Vutla 	u32 control_smart3io_padconf_1;
382c43c8339SLokesh Vutla 	u32 control_pbias;
383c43c8339SLokesh Vutla 	u32 control_i2c_0;
384c43c8339SLokesh Vutla 	u32 control_camera_rx;
385c43c8339SLokesh Vutla 	u32 control_hdmi_tx_phy;
386c43c8339SLokesh Vutla 	u32 control_uniportm;
387c43c8339SLokesh Vutla 	u32 control_dsiphy;
388c43c8339SLokesh Vutla 	u32 control_mcbsplp;
389c43c8339SLokesh Vutla 	u32 control_usb2phycore;
390c43c8339SLokesh Vutla 	u32 control_hdmi_1;
391c43c8339SLokesh Vutla 	u32 control_hsi;
392c43c8339SLokesh Vutla 	u32 control_ddr3ch1_0;
393c43c8339SLokesh Vutla 	u32 control_ddr3ch2_0;
394c43c8339SLokesh Vutla 	u32 control_ddrch1_0;
395c43c8339SLokesh Vutla 	u32 control_ddrch1_1;
396c43c8339SLokesh Vutla 	u32 control_ddrch2_0;
397c43c8339SLokesh Vutla 	u32 control_ddrch2_1;
398c43c8339SLokesh Vutla 	u32 control_lpddr2ch1_0;
399c43c8339SLokesh Vutla 	u32 control_lpddr2ch1_1;
400c43c8339SLokesh Vutla 	u32 control_ddrio_0;
401c43c8339SLokesh Vutla 	u32 control_ddrio_1;
402c43c8339SLokesh Vutla 	u32 control_ddrio_2;
403c43c8339SLokesh Vutla 	u32 control_lpddr2io1_0;
404c43c8339SLokesh Vutla 	u32 control_lpddr2io1_1;
405c43c8339SLokesh Vutla 	u32 control_lpddr2io1_2;
406c43c8339SLokesh Vutla 	u32 control_lpddr2io1_3;
407c43c8339SLokesh Vutla 	u32 control_lpddr2io2_0;
408c43c8339SLokesh Vutla 	u32 control_lpddr2io2_1;
409c43c8339SLokesh Vutla 	u32 control_lpddr2io2_2;
410c43c8339SLokesh Vutla 	u32 control_lpddr2io2_3;
411c43c8339SLokesh Vutla 	u32 control_hyst_1;
412c43c8339SLokesh Vutla 	u32 control_usbb_hsic_control;
413c43c8339SLokesh Vutla 	u32 control_c2c;
414c43c8339SLokesh Vutla 	u32 control_core_control_spare_rw;
415c43c8339SLokesh Vutla 	u32 control_core_control_spare_r;
416c43c8339SLokesh Vutla 	u32 control_core_control_spare_r_c0;
417c43c8339SLokesh Vutla 	u32 control_srcomp_north_side;
418c43c8339SLokesh Vutla 	u32 control_srcomp_south_side;
419c43c8339SLokesh Vutla 	u32 control_srcomp_east_side;
420c43c8339SLokesh Vutla 	u32 control_srcomp_west_side;
421c43c8339SLokesh Vutla 	u32 control_srcomp_code_latch;
422c43c8339SLokesh Vutla 	u32 control_pbiaslite;
423c43c8339SLokesh Vutla 	u32 control_port_emif1_sdram_config;
424c43c8339SLokesh Vutla 	u32 control_port_emif1_lpddr2_nvm_config;
425c43c8339SLokesh Vutla 	u32 control_port_emif2_sdram_config;
426c43c8339SLokesh Vutla 	u32 control_emif1_sdram_config_ext;
427c43c8339SLokesh Vutla 	u32 control_emif2_sdram_config_ext;
4284d0df9c1SAndrii Tseglytskyi 	u32 control_wkup_ldovbb_mpu_voltage_ctrl;
429c43c8339SLokesh Vutla 	u32 control_smart1nopmio_padconf_0;
430c43c8339SLokesh Vutla 	u32 control_smart1nopmio_padconf_1;
431c43c8339SLokesh Vutla 	u32 control_padconf_mode;
432c43c8339SLokesh Vutla 	u32 control_xtal_oscillator;
433c43c8339SLokesh Vutla 	u32 control_i2c_2;
434c43c8339SLokesh Vutla 	u32 control_ckobuffer;
435c43c8339SLokesh Vutla 	u32 control_wkup_control_spare_rw;
436c43c8339SLokesh Vutla 	u32 control_wkup_control_spare_r;
437c43c8339SLokesh Vutla 	u32 control_wkup_control_spare_r_c0;
438c43c8339SLokesh Vutla 	u32 control_srcomp_east_side_wkup;
439c43c8339SLokesh Vutla 	u32 control_efuse_1;
440c43c8339SLokesh Vutla 	u32 control_efuse_2;
441c43c8339SLokesh Vutla 	u32 control_efuse_3;
442c43c8339SLokesh Vutla 	u32 control_efuse_4;
443c43c8339SLokesh Vutla 	u32 control_efuse_5;
444c43c8339SLokesh Vutla 	u32 control_efuse_6;
445c43c8339SLokesh Vutla 	u32 control_efuse_7;
446c43c8339SLokesh Vutla 	u32 control_efuse_8;
447c43c8339SLokesh Vutla 	u32 control_efuse_9;
448c43c8339SLokesh Vutla 	u32 control_efuse_10;
449c43c8339SLokesh Vutla 	u32 control_efuse_11;
450c43c8339SLokesh Vutla 	u32 control_efuse_12;
451c43c8339SLokesh Vutla 	u32 control_efuse_13;
4528b12f177SLokesh Vutla 	u32 control_padconf_wkup_base;
453c43c8339SLokesh Vutla };
454c43c8339SLokesh Vutla 
455ee9447bfSSRICHARAN R struct dpll_params {
456ee9447bfSSRICHARAN R 	u32 m;
457ee9447bfSSRICHARAN R 	u32 n;
458ee9447bfSSRICHARAN R 	s8 m2;
459ee9447bfSSRICHARAN R 	s8 m3;
460ee9447bfSSRICHARAN R 	s8 m4_h11;
461ee9447bfSSRICHARAN R 	s8 m5_h12;
462ee9447bfSSRICHARAN R 	s8 m6_h13;
463ee9447bfSSRICHARAN R 	s8 m7_h14;
46447abc3dfSSRICHARAN R 	s8 h21;
465ee9447bfSSRICHARAN R 	s8 h22;
466ee9447bfSSRICHARAN R 	s8 h23;
46747abc3dfSSRICHARAN R 	s8 h24;
468ee9447bfSSRICHARAN R };
469ee9447bfSSRICHARAN R 
470ee9447bfSSRICHARAN R struct dpll_regs {
471ee9447bfSSRICHARAN R 	u32 cm_clkmode_dpll;
472ee9447bfSSRICHARAN R 	u32 cm_idlest_dpll;
473ee9447bfSSRICHARAN R 	u32 cm_autoidle_dpll;
474ee9447bfSSRICHARAN R 	u32 cm_clksel_dpll;
475ee9447bfSSRICHARAN R 	u32 cm_div_m2_dpll;
476ee9447bfSSRICHARAN R 	u32 cm_div_m3_dpll;
477ee9447bfSSRICHARAN R 	u32 cm_div_m4_h11_dpll;
478ee9447bfSSRICHARAN R 	u32 cm_div_m5_h12_dpll;
479ee9447bfSSRICHARAN R 	u32 cm_div_m6_h13_dpll;
480ee9447bfSSRICHARAN R 	u32 cm_div_m7_h14_dpll;
48147abc3dfSSRICHARAN R 	u32 reserved[2];
48247abc3dfSSRICHARAN R 	u32 cm_div_h21_dpll;
483ee9447bfSSRICHARAN R 	u32 cm_div_h22_dpll;
484ee9447bfSSRICHARAN R 	u32 cm_div_h23_dpll;
48547abc3dfSSRICHARAN R 	u32 cm_div_h24_dpll;
486ee9447bfSSRICHARAN R };
487ee9447bfSSRICHARAN R 
488ee9447bfSSRICHARAN R struct dplls {
489ee9447bfSSRICHARAN R 	const struct dpll_params *mpu;
490ee9447bfSSRICHARAN R 	const struct dpll_params *core;
491ee9447bfSSRICHARAN R 	const struct dpll_params *per;
492ee9447bfSSRICHARAN R 	const struct dpll_params *abe;
493ee9447bfSSRICHARAN R 	const struct dpll_params *iva;
494ee9447bfSSRICHARAN R 	const struct dpll_params *usb;
495ea8eff1fSLokesh Vutla 	const struct dpll_params *ddr;
496ee9447bfSSRICHARAN R };
497ee9447bfSSRICHARAN R 
4983fcdd4a5SSRICHARAN R struct pmic_data {
4993fcdd4a5SSRICHARAN R 	u32 base_offset;
5003fcdd4a5SSRICHARAN R 	u32 step;
5013fcdd4a5SSRICHARAN R 	u32 start_code;
5023fcdd4a5SSRICHARAN R 	unsigned gpio;
5033fcdd4a5SSRICHARAN R 	int gpio_en;
5044ca94d81SLokesh Vutla 	u32 i2c_slave_addr;
5054ca94d81SLokesh Vutla 	void (*pmic_bus_init)(void);
5064ca94d81SLokesh Vutla 	int (*pmic_write)(u8 sa, u8 reg_addr, u8 reg_data);
5073fcdd4a5SSRICHARAN R };
5083fcdd4a5SSRICHARAN R 
50918c9d55aSNishanth Menon /**
51018c9d55aSNishanth Menon  * struct volts_efuse_data - efuse definition for voltage
51118c9d55aSNishanth Menon  * @reg:	register address for efuse
51218c9d55aSNishanth Menon  * @reg_bits:	Number of bits in a register address, mandatory.
51318c9d55aSNishanth Menon  */
51418c9d55aSNishanth Menon struct volts_efuse_data {
51518c9d55aSNishanth Menon 	u32 reg;
51618c9d55aSNishanth Menon 	u8 reg_bits;
51718c9d55aSNishanth Menon };
51818c9d55aSNishanth Menon 
5193fcdd4a5SSRICHARAN R struct volts {
5203fcdd4a5SSRICHARAN R 	u32 value;
5213fcdd4a5SSRICHARAN R 	u32 addr;
52218c9d55aSNishanth Menon 	struct volts_efuse_data efuse;
5233fcdd4a5SSRICHARAN R 	struct pmic_data *pmic;
5243fcdd4a5SSRICHARAN R };
5253fcdd4a5SSRICHARAN R 
5263fcdd4a5SSRICHARAN R struct vcores_data {
5273fcdd4a5SSRICHARAN R 	struct volts mpu;
5283fcdd4a5SSRICHARAN R 	struct volts core;
5293fcdd4a5SSRICHARAN R 	struct volts mm;
53063fc0c77SLokesh Vutla 	struct volts gpu;
53163fc0c77SLokesh Vutla 	struct volts eve;
53263fc0c77SLokesh Vutla 	struct volts iva;
5333fcdd4a5SSRICHARAN R };
5343fcdd4a5SSRICHARAN R 
53501b753ffSSRICHARAN R extern struct prcm_regs const **prcm;
53601b753ffSSRICHARAN R extern struct prcm_regs const omap5_es1_prcm;
537afc2f9dcSSRICHARAN R extern struct prcm_regs const omap5_es2_prcm;
53801b753ffSSRICHARAN R extern struct prcm_regs const omap4_prcm;
539d4e4129cSLokesh Vutla extern struct prcm_regs const dra7xx_prcm;
540ee9447bfSSRICHARAN R extern struct dplls const **dplls_data;
5413fcdd4a5SSRICHARAN R extern struct vcores_data const **omap_vcores;
542ee9447bfSSRICHARAN R extern const u32 sys_clk_array[8];
543c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const **ctrl;
544c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const omap4_ctrl;
545c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const omap5_ctrl;
5468b12f177SLokesh Vutla extern struct omap_sys_ctrl_regs const dra7xx_ctrl;
54701b753ffSSRICHARAN R 
54801b753ffSSRICHARAN R void hw_data_init(void);
549ee9447bfSSRICHARAN R 
550ee9447bfSSRICHARAN R const struct dpll_params *get_mpu_dpll_params(struct dplls const *);
551ee9447bfSSRICHARAN R const struct dpll_params *get_core_dpll_params(struct dplls const *);
552ee9447bfSSRICHARAN R const struct dpll_params *get_per_dpll_params(struct dplls const *);
553ee9447bfSSRICHARAN R const struct dpll_params *get_iva_dpll_params(struct dplls const *);
554ee9447bfSSRICHARAN R const struct dpll_params *get_usb_dpll_params(struct dplls const *);
555ee9447bfSSRICHARAN R const struct dpll_params *get_abe_dpll_params(struct dplls const *);
556ee9447bfSSRICHARAN R 
557ee9447bfSSRICHARAN R void do_enable_clocks(u32 const *clk_domains,
558ee9447bfSSRICHARAN R 		      u32 const *clk_modules_hw_auto,
559ee9447bfSSRICHARAN R 		      u32 const *clk_modules_explicit_en,
560ee9447bfSSRICHARAN R 		      u8 wait_for_enable);
561ee9447bfSSRICHARAN R 
562ee9447bfSSRICHARAN R void setup_post_dividers(u32 const base,
563ee9447bfSSRICHARAN R 			const struct dpll_params *params);
564ee9447bfSSRICHARAN R u32 omap_ddr_clk(void);
565ee9447bfSSRICHARAN R u32 get_sys_clk_index(void);
566ee9447bfSSRICHARAN R void enable_basic_clocks(void);
567ee9447bfSSRICHARAN R void enable_basic_uboot_clocks(void);
568ee9447bfSSRICHARAN R void enable_non_essential_clocks(void);
5693fcdd4a5SSRICHARAN R void scale_vcores(struct vcores_data const *);
5703fcdd4a5SSRICHARAN R u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic);
5713fcdd4a5SSRICHARAN R void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic);
5724d0df9c1SAndrii Tseglytskyi void abb_setup(u32 fuse, u32 ldovbb, u32 setup, u32 control,
5734d0df9c1SAndrii Tseglytskyi 	       u32 txdone, u32 txdone_mask, u32 opp);
5744d0df9c1SAndrii Tseglytskyi s8 abb_setup_ldovbb(u32 fuse, u32 ldovbb);
575ee9447bfSSRICHARAN R 
576d2f18c27SAneesh V /* HW Init Context */
577d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_SPL			0
578d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_UBOOT_FROM_NOR	1
579d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL	2
580d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_UBOOT_AFTER_CH	3
581d2f18c27SAneesh V 
5824d0df9c1SAndrii Tseglytskyi /* ABB */
5834d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_NOMINAL_OPP		0
5844d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_FAST_OPP		1
5854d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SLOW_OPP		3
5864d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_FAST_OPP_SEL_MASK		(0x1 << 0)
5874d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_SLOW_OPP_SEL_MASK		(0x1 << 1)
5884d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_OPP_CHANGE_MASK		(0x1 << 2)
5894d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_SR2_IN_TRANSITION_MASK		(0x1 << 6)
5904d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_SR2EN_MASK			(0x1 << 0)
5914d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_ACTIVE_FBB_SEL_MASK		(0x1 << 2)
5924d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_ACTIVE_RBB_SEL_MASK		(0x1 << 1)
5934d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_SR2_WTCNT_VALUE_MASK		(0xff << 8)
5944d0df9c1SAndrii Tseglytskyi 
595087189fbSSRICHARAN R static inline u32 omap_revision(void)
596087189fbSSRICHARAN R {
597087189fbSSRICHARAN R 	extern u32 *const omap_si_rev;
598087189fbSSRICHARAN R 	return *omap_si_rev;
599087189fbSSRICHARAN R }
600*e9d6cd04SLokesh Vutla 
601*e9d6cd04SLokesh Vutla #define OMAP54xx	0x54000000
602*e9d6cd04SLokesh Vutla 
603*e9d6cd04SLokesh Vutla static inline u8 is_omap54xx(void)
604*e9d6cd04SLokesh Vutla {
605*e9d6cd04SLokesh Vutla 	extern u32 *const omap_si_rev;
606*e9d6cd04SLokesh Vutla 	return ((*omap_si_rev & 0xFF000000) == OMAP54xx);
607*e9d6cd04SLokesh Vutla }
6084a0eb757SSRICHARAN R #endif
609087189fbSSRICHARAN R 
610508a58faSSricharan /*
611508a58faSSricharan  * silicon revisions.
612508a58faSSricharan  * Moving this to common, so that most of code can be moved to common,
613508a58faSSricharan  * directories.
614508a58faSSricharan  */
615508a58faSSricharan 
616508a58faSSricharan /* omap4 */
617508a58faSSricharan #define OMAP4430_SILICON_ID_INVALID	0xFFFFFFFF
618508a58faSSricharan #define OMAP4430_ES1_0	0x44300100
619508a58faSSricharan #define OMAP4430_ES2_0	0x44300200
620508a58faSSricharan #define OMAP4430_ES2_1	0x44300210
621508a58faSSricharan #define OMAP4430_ES2_2	0x44300220
622508a58faSSricharan #define OMAP4430_ES2_3	0x44300230
623508a58faSSricharan #define OMAP4460_ES1_0	0x44600100
6249404758eSAneesh V #define OMAP4460_ES1_1	0x44600110
625508a58faSSricharan 
626508a58faSSricharan /* omap5 */
627508a58faSSricharan #define OMAP5430_SILICON_ID_INVALID	0
628508a58faSSricharan #define OMAP5430_ES1_0	0x54300100
6290a0bf7b2SLokesh Vutla #define OMAP5432_ES1_0	0x54320100
630eed7c0f7SSRICHARAN R #define OMAP5430_ES2_0  0x54300200
631eed7c0f7SSRICHARAN R #define OMAP5432_ES2_0  0x54320200
632de62688bSLokesh Vutla 
633de62688bSLokesh Vutla /* DRA7XX */
634de62688bSLokesh Vutla #define DRA752_ES1_0	0x07520100
635f92f2277SSRICHARAN R 
636f92f2277SSRICHARAN R /*
637f92f2277SSRICHARAN R  * SRAM scratch space entries
638f92f2277SSRICHARAN R  */
639f92f2277SSRICHARAN R #define SRAM_SCRATCH_SPACE_ADDR		NON_SECURE_SRAM_START
640f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_OMAP_REV	SRAM_SCRATCH_SPACE_ADDR
641f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_EMIF_SIZE	(SRAM_SCRATCH_SPACE_ADDR + 0x4)
642f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_EMIF_T_NUM	(SRAM_SCRATCH_SPACE_ADDR + 0xC)
643f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_EMIF_T_DEN	(SRAM_SCRATCH_SPACE_ADDR + 0x10)
644f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_PRCM_PTR      (SRAM_SCRATCH_SPACE_ADDR + 0x14)
645f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_DPLLS_PTR     (SRAM_SCRATCH_SPACE_ADDR + 0x18)
646f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_VCORES_PTR    (SRAM_SCRATCH_SPACE_ADDR + 0x1C)
647f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_SYS_CTRL	(SRAM_SCRATCH_SPACE_ADDR + 0x20)
648fda06812SSRICHARAN R #define OMAP_SRAM_SCRATCH_BOOT_PARAMS	(SRAM_SCRATCH_SPACE_ADDR + 0x24)
649fda06812SSRICHARAN R #define OMAP5_SRAM_SCRATCH_SPACE_END	(SRAM_SCRATCH_SPACE_ADDR + 0x28)
650fda06812SSRICHARAN R 
651d2f18c27SAneesh V #endif /* _OMAP_COMMON_H_ */
652