1d2f18c27SAneesh V /* 2d2f18c27SAneesh V * (C) Copyright 2010 3d2f18c27SAneesh V * Texas Instruments, <www.ti.com> 4d2f18c27SAneesh V * 5d2f18c27SAneesh V * Aneesh V <aneesh@ti.com> 6d2f18c27SAneesh V * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8d2f18c27SAneesh V */ 9d2f18c27SAneesh V #ifndef _OMAP_COMMON_H_ 10d2f18c27SAneesh V #define _OMAP_COMMON_H_ 11d2f18c27SAneesh V 124a0eb757SSRICHARAN R #ifndef __ASSEMBLY__ 134a0eb757SSRICHARAN R 1401b753ffSSRICHARAN R #include <common.h> 1501b753ffSSRICHARAN R 1697405d84SLokesh Vutla #define NUM_SYS_CLKS 7 17ee9447bfSSRICHARAN R 1801b753ffSSRICHARAN R struct prcm_regs { 1901b753ffSSRICHARAN R /* cm1.ckgen */ 2001b753ffSSRICHARAN R u32 cm_clksel_core; 2101b753ffSSRICHARAN R u32 cm_clksel_abe; 2201b753ffSSRICHARAN R u32 cm_dll_ctrl; 2301b753ffSSRICHARAN R u32 cm_clkmode_dpll_core; 2401b753ffSSRICHARAN R u32 cm_idlest_dpll_core; 2501b753ffSSRICHARAN R u32 cm_autoidle_dpll_core; 2601b753ffSSRICHARAN R u32 cm_clksel_dpll_core; 2701b753ffSSRICHARAN R u32 cm_div_m2_dpll_core; 2801b753ffSSRICHARAN R u32 cm_div_m3_dpll_core; 2901b753ffSSRICHARAN R u32 cm_div_h11_dpll_core; 3001b753ffSSRICHARAN R u32 cm_div_h12_dpll_core; 3101b753ffSSRICHARAN R u32 cm_div_h13_dpll_core; 3201b753ffSSRICHARAN R u32 cm_div_h14_dpll_core; 33afc2f9dcSSRICHARAN R u32 cm_div_h21_dpll_core; 34afc2f9dcSSRICHARAN R u32 cm_div_h24_dpll_core; 3501b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_core; 3601b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_core; 3701b753ffSSRICHARAN R u32 cm_emu_override_dpll_core; 3801b753ffSSRICHARAN R u32 cm_div_h22_dpllcore; 3901b753ffSSRICHARAN R u32 cm_div_h23_dpll_core; 4001b753ffSSRICHARAN R u32 cm_clkmode_dpll_mpu; 4101b753ffSSRICHARAN R u32 cm_idlest_dpll_mpu; 4201b753ffSSRICHARAN R u32 cm_autoidle_dpll_mpu; 4301b753ffSSRICHARAN R u32 cm_clksel_dpll_mpu; 4401b753ffSSRICHARAN R u32 cm_div_m2_dpll_mpu; 4501b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_mpu; 4601b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_mpu; 4701b753ffSSRICHARAN R u32 cm_bypclk_dpll_mpu; 4801b753ffSSRICHARAN R u32 cm_clkmode_dpll_iva; 4901b753ffSSRICHARAN R u32 cm_idlest_dpll_iva; 5001b753ffSSRICHARAN R u32 cm_autoidle_dpll_iva; 5101b753ffSSRICHARAN R u32 cm_clksel_dpll_iva; 5201b753ffSSRICHARAN R u32 cm_div_h11_dpll_iva; 5301b753ffSSRICHARAN R u32 cm_div_h12_dpll_iva; 5401b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_iva; 5501b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_iva; 5601b753ffSSRICHARAN R u32 cm_bypclk_dpll_iva; 5701b753ffSSRICHARAN R u32 cm_clkmode_dpll_abe; 5801b753ffSSRICHARAN R u32 cm_idlest_dpll_abe; 5901b753ffSSRICHARAN R u32 cm_autoidle_dpll_abe; 6001b753ffSSRICHARAN R u32 cm_clksel_dpll_abe; 6101b753ffSSRICHARAN R u32 cm_div_m2_dpll_abe; 6201b753ffSSRICHARAN R u32 cm_div_m3_dpll_abe; 6301b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_abe; 6401b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_abe; 6501b753ffSSRICHARAN R u32 cm_clkmode_dpll_ddrphy; 6601b753ffSSRICHARAN R u32 cm_idlest_dpll_ddrphy; 6701b753ffSSRICHARAN R u32 cm_autoidle_dpll_ddrphy; 6801b753ffSSRICHARAN R u32 cm_clksel_dpll_ddrphy; 6901b753ffSSRICHARAN R u32 cm_div_m2_dpll_ddrphy; 7001b753ffSSRICHARAN R u32 cm_div_h11_dpll_ddrphy; 7101b753ffSSRICHARAN R u32 cm_div_h12_dpll_ddrphy; 7201b753ffSSRICHARAN R u32 cm_div_h13_dpll_ddrphy; 7301b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_ddrphy; 74d4e4129cSLokesh Vutla u32 cm_clkmode_dpll_dsp; 7501b753ffSSRICHARAN R u32 cm_shadow_freq_config1; 7665e9d56fSLokesh Vutla u32 cm_clkmode_dpll_gmac; 7701b753ffSSRICHARAN R u32 cm_mpu_mpu_clkctrl; 7801b753ffSSRICHARAN R 7901b753ffSSRICHARAN R /* cm1.dsp */ 8001b753ffSSRICHARAN R u32 cm_dsp_clkstctrl; 8101b753ffSSRICHARAN R u32 cm_dsp_dsp_clkctrl; 8201b753ffSSRICHARAN R 8301b753ffSSRICHARAN R /* cm1.abe */ 8401b753ffSSRICHARAN R u32 cm1_abe_clkstctrl; 8501b753ffSSRICHARAN R u32 cm1_abe_l4abe_clkctrl; 8601b753ffSSRICHARAN R u32 cm1_abe_aess_clkctrl; 8701b753ffSSRICHARAN R u32 cm1_abe_pdm_clkctrl; 8801b753ffSSRICHARAN R u32 cm1_abe_dmic_clkctrl; 8901b753ffSSRICHARAN R u32 cm1_abe_mcasp_clkctrl; 9001b753ffSSRICHARAN R u32 cm1_abe_mcbsp1_clkctrl; 9101b753ffSSRICHARAN R u32 cm1_abe_mcbsp2_clkctrl; 9201b753ffSSRICHARAN R u32 cm1_abe_mcbsp3_clkctrl; 9301b753ffSSRICHARAN R u32 cm1_abe_slimbus_clkctrl; 9401b753ffSSRICHARAN R u32 cm1_abe_timer5_clkctrl; 9501b753ffSSRICHARAN R u32 cm1_abe_timer6_clkctrl; 9601b753ffSSRICHARAN R u32 cm1_abe_timer7_clkctrl; 9701b753ffSSRICHARAN R u32 cm1_abe_timer8_clkctrl; 9801b753ffSSRICHARAN R u32 cm1_abe_wdt3_clkctrl; 9901b753ffSSRICHARAN R 10001b753ffSSRICHARAN R /* cm2.ckgen */ 10101b753ffSSRICHARAN R u32 cm_clksel_mpu_m3_iss_root; 10201b753ffSSRICHARAN R u32 cm_clksel_usb_60mhz; 10301b753ffSSRICHARAN R u32 cm_scale_fclk; 10401b753ffSSRICHARAN R u32 cm_core_dvfs_perf1; 10501b753ffSSRICHARAN R u32 cm_core_dvfs_perf2; 10601b753ffSSRICHARAN R u32 cm_core_dvfs_perf3; 10701b753ffSSRICHARAN R u32 cm_core_dvfs_perf4; 10801b753ffSSRICHARAN R u32 cm_core_dvfs_current; 10901b753ffSSRICHARAN R u32 cm_iva_dvfs_perf_tesla; 11001b753ffSSRICHARAN R u32 cm_iva_dvfs_perf_ivahd; 11101b753ffSSRICHARAN R u32 cm_iva_dvfs_perf_abe; 11201b753ffSSRICHARAN R u32 cm_iva_dvfs_current; 11301b753ffSSRICHARAN R u32 cm_clkmode_dpll_per; 11401b753ffSSRICHARAN R u32 cm_idlest_dpll_per; 11501b753ffSSRICHARAN R u32 cm_autoidle_dpll_per; 11601b753ffSSRICHARAN R u32 cm_clksel_dpll_per; 11701b753ffSSRICHARAN R u32 cm_div_m2_dpll_per; 11801b753ffSSRICHARAN R u32 cm_div_m3_dpll_per; 11901b753ffSSRICHARAN R u32 cm_div_h11_dpll_per; 12001b753ffSSRICHARAN R u32 cm_div_h12_dpll_per; 121afc2f9dcSSRICHARAN R u32 cm_div_h13_dpll_per; 12201b753ffSSRICHARAN R u32 cm_div_h14_dpll_per; 12301b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_per; 12401b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_per; 12501b753ffSSRICHARAN R u32 cm_emu_override_dpll_per; 12601b753ffSSRICHARAN R u32 cm_clkmode_dpll_usb; 12701b753ffSSRICHARAN R u32 cm_idlest_dpll_usb; 12801b753ffSSRICHARAN R u32 cm_autoidle_dpll_usb; 12901b753ffSSRICHARAN R u32 cm_clksel_dpll_usb; 13001b753ffSSRICHARAN R u32 cm_div_m2_dpll_usb; 13101b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_usb; 13201b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_usb; 13301b753ffSSRICHARAN R u32 cm_clkdcoldo_dpll_usb; 134d4e4129cSLokesh Vutla u32 cm_clkmode_dpll_pcie_ref; 135d4e4129cSLokesh Vutla u32 cm_clkmode_apll_pcie; 136d4e4129cSLokesh Vutla u32 cm_idlest_apll_pcie; 137d4e4129cSLokesh Vutla u32 cm_div_m2_apll_pcie; 138d4e4129cSLokesh Vutla u32 cm_clkvcoldo_apll_pcie; 13901b753ffSSRICHARAN R u32 cm_clkmode_dpll_unipro; 14001b753ffSSRICHARAN R u32 cm_idlest_dpll_unipro; 14101b753ffSSRICHARAN R u32 cm_autoidle_dpll_unipro; 14201b753ffSSRICHARAN R u32 cm_clksel_dpll_unipro; 14301b753ffSSRICHARAN R u32 cm_div_m2_dpll_unipro; 14401b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_unipro; 14501b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_unipro; 146d3cfcb3eSKishon Vijay Abraham I u32 cm_coreaon_usb_phy1_core_clkctrl; 147834e91afSDan Murphy u32 cm_coreaon_usb_phy2_core_clkctrl; 1487beaf8b6SKishon Vijay Abraham I u32 cm_coreaon_l3init_60m_gfclk_clkctrl; 14901b753ffSSRICHARAN R 15001b753ffSSRICHARAN R /* cm2.core */ 15101b753ffSSRICHARAN R u32 cm_coreaon_bandgap_clkctrl; 152d4d986eeSLokesh Vutla u32 cm_coreaon_io_srcomp_clkctrl; 15301b753ffSSRICHARAN R u32 cm_l3_1_clkstctrl; 15401b753ffSSRICHARAN R u32 cm_l3_1_dynamicdep; 15501b753ffSSRICHARAN R u32 cm_l3_1_l3_1_clkctrl; 15601b753ffSSRICHARAN R u32 cm_l3_2_clkstctrl; 15701b753ffSSRICHARAN R u32 cm_l3_2_dynamicdep; 15801b753ffSSRICHARAN R u32 cm_l3_2_l3_2_clkctrl; 159d4e4129cSLokesh Vutla u32 cm_l3_gpmc_clkctrl; 16001b753ffSSRICHARAN R u32 cm_l3_2_ocmc_ram_clkctrl; 16101b753ffSSRICHARAN R u32 cm_mpu_m3_clkstctrl; 16201b753ffSSRICHARAN R u32 cm_mpu_m3_staticdep; 16301b753ffSSRICHARAN R u32 cm_mpu_m3_dynamicdep; 16401b753ffSSRICHARAN R u32 cm_mpu_m3_mpu_m3_clkctrl; 16501b753ffSSRICHARAN R u32 cm_sdma_clkstctrl; 16601b753ffSSRICHARAN R u32 cm_sdma_staticdep; 16701b753ffSSRICHARAN R u32 cm_sdma_dynamicdep; 16801b753ffSSRICHARAN R u32 cm_sdma_sdma_clkctrl; 16901b753ffSSRICHARAN R u32 cm_memif_clkstctrl; 17001b753ffSSRICHARAN R u32 cm_memif_dmm_clkctrl; 17101b753ffSSRICHARAN R u32 cm_memif_emif_fw_clkctrl; 17201b753ffSSRICHARAN R u32 cm_memif_emif_1_clkctrl; 17301b753ffSSRICHARAN R u32 cm_memif_emif_2_clkctrl; 17401b753ffSSRICHARAN R u32 cm_memif_dll_clkctrl; 17501b753ffSSRICHARAN R u32 cm_memif_emif_h1_clkctrl; 17601b753ffSSRICHARAN R u32 cm_memif_emif_h2_clkctrl; 17701b753ffSSRICHARAN R u32 cm_memif_dll_h_clkctrl; 17801b753ffSSRICHARAN R u32 cm_c2c_clkstctrl; 17901b753ffSSRICHARAN R u32 cm_c2c_staticdep; 18001b753ffSSRICHARAN R u32 cm_c2c_dynamicdep; 18101b753ffSSRICHARAN R u32 cm_c2c_sad2d_clkctrl; 18201b753ffSSRICHARAN R u32 cm_c2c_modem_icr_clkctrl; 18301b753ffSSRICHARAN R u32 cm_c2c_sad2d_fw_clkctrl; 18401b753ffSSRICHARAN R u32 cm_l4cfg_clkstctrl; 18501b753ffSSRICHARAN R u32 cm_l4cfg_dynamicdep; 18601b753ffSSRICHARAN R u32 cm_l4cfg_l4_cfg_clkctrl; 18701b753ffSSRICHARAN R u32 cm_l4cfg_hw_sem_clkctrl; 18801b753ffSSRICHARAN R u32 cm_l4cfg_mailbox_clkctrl; 18901b753ffSSRICHARAN R u32 cm_l4cfg_sar_rom_clkctrl; 19001b753ffSSRICHARAN R u32 cm_l3instr_clkstctrl; 19101b753ffSSRICHARAN R u32 cm_l3instr_l3_3_clkctrl; 19201b753ffSSRICHARAN R u32 cm_l3instr_l3_instr_clkctrl; 19301b753ffSSRICHARAN R u32 cm_l3instr_intrconn_wp1_clkctrl; 19401b753ffSSRICHARAN R 19501b753ffSSRICHARAN R /* cm2.ivahd */ 19601b753ffSSRICHARAN R u32 cm_ivahd_clkstctrl; 19701b753ffSSRICHARAN R u32 cm_ivahd_ivahd_clkctrl; 19801b753ffSSRICHARAN R u32 cm_ivahd_sl2_clkctrl; 19901b753ffSSRICHARAN R 20001b753ffSSRICHARAN R /* cm2.cam */ 20101b753ffSSRICHARAN R u32 cm_cam_clkstctrl; 20201b753ffSSRICHARAN R u32 cm_cam_iss_clkctrl; 20301b753ffSSRICHARAN R u32 cm_cam_fdif_clkctrl; 204d4e4129cSLokesh Vutla u32 cm_cam_vip1_clkctrl; 205d4e4129cSLokesh Vutla u32 cm_cam_vip2_clkctrl; 206d4e4129cSLokesh Vutla u32 cm_cam_vip3_clkctrl; 207d4e4129cSLokesh Vutla u32 cm_cam_lvdsrx_clkctrl; 208d4e4129cSLokesh Vutla u32 cm_cam_csi1_clkctrl; 209d4e4129cSLokesh Vutla u32 cm_cam_csi2_clkctrl; 21001b753ffSSRICHARAN R 21101b753ffSSRICHARAN R /* cm2.dss */ 21201b753ffSSRICHARAN R u32 cm_dss_clkstctrl; 21301b753ffSSRICHARAN R u32 cm_dss_dss_clkctrl; 21401b753ffSSRICHARAN R 21501b753ffSSRICHARAN R /* cm2.sgx */ 21601b753ffSSRICHARAN R u32 cm_sgx_clkstctrl; 21701b753ffSSRICHARAN R u32 cm_sgx_sgx_clkctrl; 21801b753ffSSRICHARAN R 21901b753ffSSRICHARAN R /* cm2.l3init */ 22001b753ffSSRICHARAN R u32 cm_l3init_clkstctrl; 22101b753ffSSRICHARAN R 22201b753ffSSRICHARAN R /* cm2.l3init */ 22301b753ffSSRICHARAN R u32 cm_l3init_hsmmc1_clkctrl; 22401b753ffSSRICHARAN R u32 cm_l3init_hsmmc2_clkctrl; 22501b753ffSSRICHARAN R u32 cm_l3init_hsi_clkctrl; 22601b753ffSSRICHARAN R u32 cm_l3init_hsusbhost_clkctrl; 22701b753ffSSRICHARAN R u32 cm_l3init_hsusbotg_clkctrl; 22801b753ffSSRICHARAN R u32 cm_l3init_hsusbtll_clkctrl; 22901b753ffSSRICHARAN R u32 cm_l3init_p1500_clkctrl; 2308ffcf74bSRoger Quadros u32 cm_l3init_sata_clkctrl; 23101b753ffSSRICHARAN R u32 cm_l3init_fsusb_clkctrl; 23201b753ffSSRICHARAN R u32 cm_l3init_ocp2scp1_clkctrl; 233d861a333SDan Murphy u32 cm_l3init_ocp2scp3_clkctrl; 234d3cfcb3eSKishon Vijay Abraham I u32 cm_l3init_usb_otg_ss1_clkctrl; 2357beaf8b6SKishon Vijay Abraham I u32 cm_l3init_usb_otg_ss2_clkctrl; 23601b753ffSSRICHARAN R 237a818097aSNishanth Menon u32 prm_irqstatus_mpu; 2384d0df9c1SAndrii Tseglytskyi u32 prm_irqstatus_mpu_2; 2394d0df9c1SAndrii Tseglytskyi 24001b753ffSSRICHARAN R /* cm2.l4per */ 24101b753ffSSRICHARAN R u32 cm_l4per_clkstctrl; 24201b753ffSSRICHARAN R u32 cm_l4per_dynamicdep; 24301b753ffSSRICHARAN R u32 cm_l4per_adc_clkctrl; 24401b753ffSSRICHARAN R u32 cm_l4per_gptimer10_clkctrl; 24501b753ffSSRICHARAN R u32 cm_l4per_gptimer11_clkctrl; 24601b753ffSSRICHARAN R u32 cm_l4per_gptimer2_clkctrl; 24701b753ffSSRICHARAN R u32 cm_l4per_gptimer3_clkctrl; 24801b753ffSSRICHARAN R u32 cm_l4per_gptimer4_clkctrl; 24901b753ffSSRICHARAN R u32 cm_l4per_gptimer9_clkctrl; 25001b753ffSSRICHARAN R u32 cm_l4per_elm_clkctrl; 25101b753ffSSRICHARAN R u32 cm_l4per_gpio2_clkctrl; 25201b753ffSSRICHARAN R u32 cm_l4per_gpio3_clkctrl; 25301b753ffSSRICHARAN R u32 cm_l4per_gpio4_clkctrl; 25401b753ffSSRICHARAN R u32 cm_l4per_gpio5_clkctrl; 25501b753ffSSRICHARAN R u32 cm_l4per_gpio6_clkctrl; 25601b753ffSSRICHARAN R u32 cm_l4per_hdq1w_clkctrl; 25701b753ffSSRICHARAN R u32 cm_l4per_hecc1_clkctrl; 25801b753ffSSRICHARAN R u32 cm_l4per_hecc2_clkctrl; 25901b753ffSSRICHARAN R u32 cm_l4per_i2c1_clkctrl; 26001b753ffSSRICHARAN R u32 cm_l4per_i2c2_clkctrl; 26101b753ffSSRICHARAN R u32 cm_l4per_i2c3_clkctrl; 26201b753ffSSRICHARAN R u32 cm_l4per_i2c4_clkctrl; 26301b753ffSSRICHARAN R u32 cm_l4per_l4per_clkctrl; 26401b753ffSSRICHARAN R u32 cm_l4per_mcasp2_clkctrl; 26501b753ffSSRICHARAN R u32 cm_l4per_mcasp3_clkctrl; 26601b753ffSSRICHARAN R u32 cm_l4per_mgate_clkctrl; 26701b753ffSSRICHARAN R u32 cm_l4per_mcspi1_clkctrl; 26801b753ffSSRICHARAN R u32 cm_l4per_mcspi2_clkctrl; 26901b753ffSSRICHARAN R u32 cm_l4per_mcspi3_clkctrl; 27001b753ffSSRICHARAN R u32 cm_l4per_mcspi4_clkctrl; 27101b753ffSSRICHARAN R u32 cm_l4per_gpio7_clkctrl; 27201b753ffSSRICHARAN R u32 cm_l4per_gpio8_clkctrl; 27301b753ffSSRICHARAN R u32 cm_l4per_mmcsd3_clkctrl; 27401b753ffSSRICHARAN R u32 cm_l4per_mmcsd4_clkctrl; 27501b753ffSSRICHARAN R u32 cm_l4per_msprohg_clkctrl; 27601b753ffSSRICHARAN R u32 cm_l4per_slimbus2_clkctrl; 277c97a9b32SMatt Porter u32 cm_l4per_qspi_clkctrl; 27801b753ffSSRICHARAN R u32 cm_l4per_uart1_clkctrl; 27901b753ffSSRICHARAN R u32 cm_l4per_uart2_clkctrl; 28001b753ffSSRICHARAN R u32 cm_l4per_uart3_clkctrl; 28101b753ffSSRICHARAN R u32 cm_l4per_uart4_clkctrl; 28201b753ffSSRICHARAN R u32 cm_l4per_mmcsd5_clkctrl; 28301b753ffSSRICHARAN R u32 cm_l4per_i2c5_clkctrl; 28401b753ffSSRICHARAN R u32 cm_l4per_uart5_clkctrl; 28501b753ffSSRICHARAN R u32 cm_l4per_uart6_clkctrl; 28601b753ffSSRICHARAN R u32 cm_l4sec_clkstctrl; 28701b753ffSSRICHARAN R u32 cm_l4sec_staticdep; 28801b753ffSSRICHARAN R u32 cm_l4sec_dynamicdep; 28901b753ffSSRICHARAN R u32 cm_l4sec_aes1_clkctrl; 29001b753ffSSRICHARAN R u32 cm_l4sec_aes2_clkctrl; 29101b753ffSSRICHARAN R u32 cm_l4sec_des3des_clkctrl; 29201b753ffSSRICHARAN R u32 cm_l4sec_pkaeip29_clkctrl; 29301b753ffSSRICHARAN R u32 cm_l4sec_rng_clkctrl; 29401b753ffSSRICHARAN R u32 cm_l4sec_sha2md51_clkctrl; 29501b753ffSSRICHARAN R u32 cm_l4sec_cryptodma_clkctrl; 29601b753ffSSRICHARAN R 29701b753ffSSRICHARAN R /* l4 wkup regs */ 29801b753ffSSRICHARAN R u32 cm_abe_pll_ref_clksel; 29901b753ffSSRICHARAN R u32 cm_sys_clksel; 30097405d84SLokesh Vutla u32 cm_abe_pll_sys_clksel; 30101b753ffSSRICHARAN R u32 cm_wkup_clkstctrl; 30201b753ffSSRICHARAN R u32 cm_wkup_l4wkup_clkctrl; 30301b753ffSSRICHARAN R u32 cm_wkup_wdtimer1_clkctrl; 30401b753ffSSRICHARAN R u32 cm_wkup_wdtimer2_clkctrl; 30501b753ffSSRICHARAN R u32 cm_wkup_gpio1_clkctrl; 30601b753ffSSRICHARAN R u32 cm_wkup_gptimer1_clkctrl; 30701b753ffSSRICHARAN R u32 cm_wkup_gptimer12_clkctrl; 30801b753ffSSRICHARAN R u32 cm_wkup_synctimer_clkctrl; 30901b753ffSSRICHARAN R u32 cm_wkup_usim_clkctrl; 31001b753ffSSRICHARAN R u32 cm_wkup_sarram_clkctrl; 31101b753ffSSRICHARAN R u32 cm_wkup_keyboard_clkctrl; 31201b753ffSSRICHARAN R u32 cm_wkup_rtc_clkctrl; 31301b753ffSSRICHARAN R u32 cm_wkup_bandgap_clkctrl; 31401b753ffSSRICHARAN R u32 cm_wkupaon_scrm_clkctrl; 315d4d986eeSLokesh Vutla u32 cm_wkupaon_io_srcomp_clkctrl; 316d4e4129cSLokesh Vutla u32 prm_rstctrl; 317d4e4129cSLokesh Vutla u32 prm_rstst; 3180b1b60c7SLokesh Vutla u32 prm_rsttime; 319eda6fbccSLokesh Vutla u32 prm_io_pmctrl; 32001b753ffSSRICHARAN R u32 prm_vc_val_bypass; 32101b753ffSSRICHARAN R u32 prm_vc_cfg_i2c_mode; 32201b753ffSSRICHARAN R u32 prm_vc_cfg_i2c_clk; 3234d0df9c1SAndrii Tseglytskyi u32 prm_abbldo_mpu_setup; 3244d0df9c1SAndrii Tseglytskyi u32 prm_abbldo_mpu_ctrl; 325a818097aSNishanth Menon u32 prm_abbldo_mm_setup; 326a818097aSNishanth Menon u32 prm_abbldo_mm_ctrl; 327*e52e334eSNishanth Menon u32 prm_abbldo_iva_setup; 328*e52e334eSNishanth Menon u32 prm_abbldo_iva_ctrl; 329*e52e334eSNishanth Menon u32 prm_abbldo_eve_setup; 330*e52e334eSNishanth Menon u32 prm_abbldo_eve_ctrl; 331*e52e334eSNishanth Menon u32 prm_abbldo_gpu_setup; 332*e52e334eSNishanth Menon u32 prm_abbldo_gpu_ctrl; 33301b753ffSSRICHARAN R 33401b753ffSSRICHARAN R u32 cm_div_m4_dpll_core; 33501b753ffSSRICHARAN R u32 cm_div_m5_dpll_core; 33601b753ffSSRICHARAN R u32 cm_div_m6_dpll_core; 33701b753ffSSRICHARAN R u32 cm_div_m7_dpll_core; 33801b753ffSSRICHARAN R u32 cm_div_m4_dpll_iva; 33901b753ffSSRICHARAN R u32 cm_div_m5_dpll_iva; 34001b753ffSSRICHARAN R u32 cm_div_m4_dpll_ddrphy; 34101b753ffSSRICHARAN R u32 cm_div_m5_dpll_ddrphy; 34201b753ffSSRICHARAN R u32 cm_div_m6_dpll_ddrphy; 34301b753ffSSRICHARAN R u32 cm_div_m4_dpll_per; 34401b753ffSSRICHARAN R u32 cm_div_m5_dpll_per; 34501b753ffSSRICHARAN R u32 cm_div_m6_dpll_per; 34601b753ffSSRICHARAN R u32 cm_div_m7_dpll_per; 34701b753ffSSRICHARAN R u32 cm_l3instr_intrconn_wp1_clkct; 34801b753ffSSRICHARAN R u32 cm_l3init_usbphy_clkctrl; 34901b753ffSSRICHARAN R u32 cm_l4per_mcbsp4_clkctrl; 35001b753ffSSRICHARAN R u32 prm_vc_cfg_channel; 351ee28edacSLubomir Popov 352ee28edacSLubomir Popov /* SCRM stuff, used by some boards */ 353ee28edacSLubomir Popov u32 scrm_auxclk0; 354ee28edacSLubomir Popov u32 scrm_auxclk1; 355f986d972SMugunthan V N 356f986d972SMugunthan V N /* GMAC Clk Ctrl */ 357f986d972SMugunthan V N u32 cm_gmac_gmac_clkctrl; 358f986d972SMugunthan V N u32 cm_gmac_clkstctrl; 35937be54fdSLokesh Vutla 36037be54fdSLokesh Vutla /* IPU */ 36137be54fdSLokesh Vutla u32 cm_ipu_clkstctrl; 36237be54fdSLokesh Vutla u32 cm_ipu_i2c5_clkctrl; 3638a09cfe1SVignesh R 3648a09cfe1SVignesh R /*l3main1 edma*/ 3658a09cfe1SVignesh R u32 cm_l3main1_tptc1_clkctrl; 3668a09cfe1SVignesh R u32 cm_l3main1_tptc2_clkctrl; 36701b753ffSSRICHARAN R }; 36801b753ffSSRICHARAN R 369c43c8339SLokesh Vutla struct omap_sys_ctrl_regs { 370c43c8339SLokesh Vutla u32 control_status; 371b1e26e3bSMugunthan V N u32 control_core_mac_id_0_lo; 372b1e26e3bSMugunthan V N u32 control_core_mac_id_0_hi; 373b1e26e3bSMugunthan V N u32 control_core_mac_id_1_lo; 374b1e26e3bSMugunthan V N u32 control_core_mac_id_1_hi; 375d861a333SDan Murphy u32 control_phy_power_usb; 3768b12f177SLokesh Vutla u32 control_core_mmr_lock1; 3778b12f177SLokesh Vutla u32 control_core_mmr_lock2; 3788b12f177SLokesh Vutla u32 control_core_mmr_lock3; 3798b12f177SLokesh Vutla u32 control_core_mmr_lock4; 3808b12f177SLokesh Vutla u32 control_core_mmr_lock5; 3818b12f177SLokesh Vutla u32 control_core_control_io1; 3828b12f177SLokesh Vutla u32 control_core_control_io2; 383c43c8339SLokesh Vutla u32 control_id_code; 384f12467d1SDileep Katta u32 control_std_fuse_die_id_0; 385f12467d1SDileep Katta u32 control_std_fuse_die_id_1; 386f12467d1SDileep Katta u32 control_std_fuse_die_id_2; 387f12467d1SDileep Katta u32 control_std_fuse_die_id_3; 388c43c8339SLokesh Vutla u32 control_std_fuse_opp_bgap; 389c43c8339SLokesh Vutla u32 control_ldosram_iva_voltage_ctrl; 390c43c8339SLokesh Vutla u32 control_ldosram_mpu_voltage_ctrl; 391c43c8339SLokesh Vutla u32 control_ldosram_core_voltage_ctrl; 3929239f5b6SLokesh Vutla u32 control_usbotghs_ctrl; 3938ffcf74bSRoger Quadros u32 control_phy_power_sata; 3948b12f177SLokesh Vutla u32 control_padconf_core_base; 395c43c8339SLokesh Vutla u32 control_paconf_global; 396c43c8339SLokesh Vutla u32 control_paconf_mode; 397c43c8339SLokesh Vutla u32 control_smart1io_padconf_0; 398c43c8339SLokesh Vutla u32 control_smart1io_padconf_1; 399c43c8339SLokesh Vutla u32 control_smart1io_padconf_2; 400c43c8339SLokesh Vutla u32 control_smart2io_padconf_0; 401c43c8339SLokesh Vutla u32 control_smart2io_padconf_1; 402c43c8339SLokesh Vutla u32 control_smart2io_padconf_2; 403c43c8339SLokesh Vutla u32 control_smart3io_padconf_0; 404c43c8339SLokesh Vutla u32 control_smart3io_padconf_1; 405c43c8339SLokesh Vutla u32 control_pbias; 406c43c8339SLokesh Vutla u32 control_i2c_0; 407c43c8339SLokesh Vutla u32 control_camera_rx; 408c43c8339SLokesh Vutla u32 control_hdmi_tx_phy; 409c43c8339SLokesh Vutla u32 control_uniportm; 410c43c8339SLokesh Vutla u32 control_dsiphy; 411c43c8339SLokesh Vutla u32 control_mcbsplp; 412c43c8339SLokesh Vutla u32 control_usb2phycore; 413c43c8339SLokesh Vutla u32 control_hdmi_1; 414c43c8339SLokesh Vutla u32 control_hsi; 415c43c8339SLokesh Vutla u32 control_ddr3ch1_0; 416c43c8339SLokesh Vutla u32 control_ddr3ch2_0; 417c43c8339SLokesh Vutla u32 control_ddrch1_0; 418c43c8339SLokesh Vutla u32 control_ddrch1_1; 419c43c8339SLokesh Vutla u32 control_ddrch2_0; 420c43c8339SLokesh Vutla u32 control_ddrch2_1; 421c43c8339SLokesh Vutla u32 control_lpddr2ch1_0; 422c43c8339SLokesh Vutla u32 control_lpddr2ch1_1; 423c43c8339SLokesh Vutla u32 control_ddrio_0; 424c43c8339SLokesh Vutla u32 control_ddrio_1; 425c43c8339SLokesh Vutla u32 control_ddrio_2; 42692b0482cSSricharan R u32 control_ddr_control_ext_0; 427c43c8339SLokesh Vutla u32 control_lpddr2io1_0; 428c43c8339SLokesh Vutla u32 control_lpddr2io1_1; 429c43c8339SLokesh Vutla u32 control_lpddr2io1_2; 430c43c8339SLokesh Vutla u32 control_lpddr2io1_3; 431c43c8339SLokesh Vutla u32 control_lpddr2io2_0; 432c43c8339SLokesh Vutla u32 control_lpddr2io2_1; 433c43c8339SLokesh Vutla u32 control_lpddr2io2_2; 434c43c8339SLokesh Vutla u32 control_lpddr2io2_3; 435c43c8339SLokesh Vutla u32 control_hyst_1; 436c43c8339SLokesh Vutla u32 control_usbb_hsic_control; 437c43c8339SLokesh Vutla u32 control_c2c; 438c43c8339SLokesh Vutla u32 control_core_control_spare_rw; 439c43c8339SLokesh Vutla u32 control_core_control_spare_r; 440c43c8339SLokesh Vutla u32 control_core_control_spare_r_c0; 441c43c8339SLokesh Vutla u32 control_srcomp_north_side; 442c43c8339SLokesh Vutla u32 control_srcomp_south_side; 443c43c8339SLokesh Vutla u32 control_srcomp_east_side; 444c43c8339SLokesh Vutla u32 control_srcomp_west_side; 445c43c8339SLokesh Vutla u32 control_srcomp_code_latch; 446c43c8339SLokesh Vutla u32 control_pbiaslite; 447c43c8339SLokesh Vutla u32 control_port_emif1_sdram_config; 448c43c8339SLokesh Vutla u32 control_port_emif1_lpddr2_nvm_config; 449c43c8339SLokesh Vutla u32 control_port_emif2_sdram_config; 450c43c8339SLokesh Vutla u32 control_emif1_sdram_config_ext; 451c43c8339SLokesh Vutla u32 control_emif2_sdram_config_ext; 4524d0df9c1SAndrii Tseglytskyi u32 control_wkup_ldovbb_mpu_voltage_ctrl; 453a818097aSNishanth Menon u32 control_wkup_ldovbb_mm_voltage_ctrl; 454*e52e334eSNishanth Menon u32 control_wkup_ldovbb_iva_voltage_ctrl; 455*e52e334eSNishanth Menon u32 control_wkup_ldovbb_eve_voltage_ctrl; 456*e52e334eSNishanth Menon u32 control_wkup_ldovbb_gpu_voltage_ctrl; 457c43c8339SLokesh Vutla u32 control_smart1nopmio_padconf_0; 458c43c8339SLokesh Vutla u32 control_smart1nopmio_padconf_1; 459c43c8339SLokesh Vutla u32 control_padconf_mode; 460c43c8339SLokesh Vutla u32 control_xtal_oscillator; 461c43c8339SLokesh Vutla u32 control_i2c_2; 462c43c8339SLokesh Vutla u32 control_ckobuffer; 463c43c8339SLokesh Vutla u32 control_wkup_control_spare_rw; 464c43c8339SLokesh Vutla u32 control_wkup_control_spare_r; 465c43c8339SLokesh Vutla u32 control_wkup_control_spare_r_c0; 466c43c8339SLokesh Vutla u32 control_srcomp_east_side_wkup; 467c43c8339SLokesh Vutla u32 control_efuse_1; 468c43c8339SLokesh Vutla u32 control_efuse_2; 469c43c8339SLokesh Vutla u32 control_efuse_3; 470c43c8339SLokesh Vutla u32 control_efuse_4; 471c43c8339SLokesh Vutla u32 control_efuse_5; 472c43c8339SLokesh Vutla u32 control_efuse_6; 473c43c8339SLokesh Vutla u32 control_efuse_7; 474c43c8339SLokesh Vutla u32 control_efuse_8; 475c43c8339SLokesh Vutla u32 control_efuse_9; 476c43c8339SLokesh Vutla u32 control_efuse_10; 477c43c8339SLokesh Vutla u32 control_efuse_11; 478c43c8339SLokesh Vutla u32 control_efuse_12; 479c43c8339SLokesh Vutla u32 control_efuse_13; 4808b12f177SLokesh Vutla u32 control_padconf_wkup_base; 481eda6fbccSLokesh Vutla u32 iodelay_config_base; 482eda6fbccSLokesh Vutla u32 ctrl_core_sma_sw_0; 48376cff2b1SNishanth Menon u32 ctrl_core_sma_sw_1; 484c43c8339SLokesh Vutla }; 485c43c8339SLokesh Vutla 486ee9447bfSSRICHARAN R struct dpll_params { 487ee9447bfSSRICHARAN R u32 m; 488ee9447bfSSRICHARAN R u32 n; 489ee9447bfSSRICHARAN R s8 m2; 490ee9447bfSSRICHARAN R s8 m3; 491ee9447bfSSRICHARAN R s8 m4_h11; 492ee9447bfSSRICHARAN R s8 m5_h12; 493ee9447bfSSRICHARAN R s8 m6_h13; 494ee9447bfSSRICHARAN R s8 m7_h14; 49547abc3dfSSRICHARAN R s8 h21; 496ee9447bfSSRICHARAN R s8 h22; 497ee9447bfSSRICHARAN R s8 h23; 49847abc3dfSSRICHARAN R s8 h24; 499ee9447bfSSRICHARAN R }; 500ee9447bfSSRICHARAN R 501ee9447bfSSRICHARAN R struct dpll_regs { 502ee9447bfSSRICHARAN R u32 cm_clkmode_dpll; 503ee9447bfSSRICHARAN R u32 cm_idlest_dpll; 504ee9447bfSSRICHARAN R u32 cm_autoidle_dpll; 505ee9447bfSSRICHARAN R u32 cm_clksel_dpll; 506ee9447bfSSRICHARAN R u32 cm_div_m2_dpll; 507ee9447bfSSRICHARAN R u32 cm_div_m3_dpll; 508ee9447bfSSRICHARAN R u32 cm_div_m4_h11_dpll; 509ee9447bfSSRICHARAN R u32 cm_div_m5_h12_dpll; 510ee9447bfSSRICHARAN R u32 cm_div_m6_h13_dpll; 511ee9447bfSSRICHARAN R u32 cm_div_m7_h14_dpll; 51247abc3dfSSRICHARAN R u32 reserved[2]; 51347abc3dfSSRICHARAN R u32 cm_div_h21_dpll; 514ee9447bfSSRICHARAN R u32 cm_div_h22_dpll; 515ee9447bfSSRICHARAN R u32 cm_div_h23_dpll; 51647abc3dfSSRICHARAN R u32 cm_div_h24_dpll; 517ee9447bfSSRICHARAN R }; 518ee9447bfSSRICHARAN R 519ee9447bfSSRICHARAN R struct dplls { 520ee9447bfSSRICHARAN R const struct dpll_params *mpu; 521ee9447bfSSRICHARAN R const struct dpll_params *core; 522ee9447bfSSRICHARAN R const struct dpll_params *per; 523ee9447bfSSRICHARAN R const struct dpll_params *abe; 524ee9447bfSSRICHARAN R const struct dpll_params *iva; 525ee9447bfSSRICHARAN R const struct dpll_params *usb; 526ea8eff1fSLokesh Vutla const struct dpll_params *ddr; 52765e9d56fSLokesh Vutla const struct dpll_params *gmac; 528ee9447bfSSRICHARAN R }; 529ee9447bfSSRICHARAN R 5303fcdd4a5SSRICHARAN R struct pmic_data { 5313fcdd4a5SSRICHARAN R u32 base_offset; 5323fcdd4a5SSRICHARAN R u32 step; 5333fcdd4a5SSRICHARAN R u32 start_code; 5343fcdd4a5SSRICHARAN R unsigned gpio; 5353fcdd4a5SSRICHARAN R int gpio_en; 5364ca94d81SLokesh Vutla u32 i2c_slave_addr; 5374ca94d81SLokesh Vutla void (*pmic_bus_init)(void); 5384ca94d81SLokesh Vutla int (*pmic_write)(u8 sa, u8 reg_addr, u8 reg_data); 5393fcdd4a5SSRICHARAN R }; 5403fcdd4a5SSRICHARAN R 54118c9d55aSNishanth Menon /** 54218c9d55aSNishanth Menon * struct volts_efuse_data - efuse definition for voltage 54318c9d55aSNishanth Menon * @reg: register address for efuse 54418c9d55aSNishanth Menon * @reg_bits: Number of bits in a register address, mandatory. 54518c9d55aSNishanth Menon */ 54618c9d55aSNishanth Menon struct volts_efuse_data { 54718c9d55aSNishanth Menon u32 reg; 54818c9d55aSNishanth Menon u8 reg_bits; 5493fcdd4a5SSRICHARAN R }; 5503fcdd4a5SSRICHARAN R 5513fcdd4a5SSRICHARAN R struct volts { 5523fcdd4a5SSRICHARAN R u32 value; 5533fcdd4a5SSRICHARAN R u32 addr; 55418c9d55aSNishanth Menon struct volts_efuse_data efuse; 5553fcdd4a5SSRICHARAN R struct pmic_data *pmic; 5563708e78cSNishanth Menon 5573708e78cSNishanth Menon u32 abb_tx_done_mask; 5583fcdd4a5SSRICHARAN R }; 5593fcdd4a5SSRICHARAN R 5603fcdd4a5SSRICHARAN R struct vcores_data { 5613fcdd4a5SSRICHARAN R struct volts mpu; 5623fcdd4a5SSRICHARAN R struct volts core; 5633fcdd4a5SSRICHARAN R struct volts mm; 56463fc0c77SLokesh Vutla struct volts gpu; 56563fc0c77SLokesh Vutla struct volts eve; 56663fc0c77SLokesh Vutla struct volts iva; 5673fcdd4a5SSRICHARAN R }; 5683fcdd4a5SSRICHARAN R 56901b753ffSSRICHARAN R extern struct prcm_regs const **prcm; 57001b753ffSSRICHARAN R extern struct prcm_regs const omap5_es1_prcm; 571afc2f9dcSSRICHARAN R extern struct prcm_regs const omap5_es2_prcm; 57201b753ffSSRICHARAN R extern struct prcm_regs const omap4_prcm; 573d4e4129cSLokesh Vutla extern struct prcm_regs const dra7xx_prcm; 574ee9447bfSSRICHARAN R extern struct dplls const **dplls_data; 57556fe4055SFelipe Balbi extern struct dplls dra7xx_dplls; 5763fcdd4a5SSRICHARAN R extern struct vcores_data const **omap_vcores; 577ee9447bfSSRICHARAN R extern const u32 sys_clk_array[8]; 578c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const **ctrl; 579c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const omap4_ctrl; 580c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const omap5_ctrl; 5818b12f177SLokesh Vutla extern struct omap_sys_ctrl_regs const dra7xx_ctrl; 58201b753ffSSRICHARAN R 58356fe4055SFelipe Balbi extern struct pmic_data tps659038; 58456fe4055SFelipe Balbi 58501b753ffSSRICHARAN R void hw_data_init(void); 586ee9447bfSSRICHARAN R 587ee9447bfSSRICHARAN R const struct dpll_params *get_mpu_dpll_params(struct dplls const *); 588ee9447bfSSRICHARAN R const struct dpll_params *get_core_dpll_params(struct dplls const *); 589ee9447bfSSRICHARAN R const struct dpll_params *get_per_dpll_params(struct dplls const *); 590ee9447bfSSRICHARAN R const struct dpll_params *get_iva_dpll_params(struct dplls const *); 591ee9447bfSSRICHARAN R const struct dpll_params *get_usb_dpll_params(struct dplls const *); 592ee9447bfSSRICHARAN R const struct dpll_params *get_abe_dpll_params(struct dplls const *); 593ee9447bfSSRICHARAN R 594ee9447bfSSRICHARAN R void do_enable_clocks(u32 const *clk_domains, 595ee9447bfSSRICHARAN R u32 const *clk_modules_hw_auto, 596ee9447bfSSRICHARAN R u32 const *clk_modules_explicit_en, 597ee9447bfSSRICHARAN R u8 wait_for_enable); 598ee9447bfSSRICHARAN R 59916ca1d09SKishon Vijay Abraham I void do_disable_clocks(u32 const *clk_domains, 60016ca1d09SKishon Vijay Abraham I u32 const *clk_modules_disable, 60116ca1d09SKishon Vijay Abraham I u8 wait_for_disable); 60216ca1d09SKishon Vijay Abraham I 603ee9447bfSSRICHARAN R void setup_post_dividers(u32 const base, 604ee9447bfSSRICHARAN R const struct dpll_params *params); 605ee9447bfSSRICHARAN R u32 omap_ddr_clk(void); 606ee9447bfSSRICHARAN R u32 get_sys_clk_index(void); 607ee9447bfSSRICHARAN R void enable_basic_clocks(void); 608ee9447bfSSRICHARAN R void enable_basic_uboot_clocks(void); 609ca5a0f17SKishon Vijay Abraham I 610ca5a0f17SKishon Vijay Abraham I void enable_usb_clocks(int index); 611ca5a0f17SKishon Vijay Abraham I void disable_usb_clocks(int index); 612ca5a0f17SKishon Vijay Abraham I 6133fcdd4a5SSRICHARAN R void scale_vcores(struct vcores_data const *); 6143fcdd4a5SSRICHARAN R u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic); 6153fcdd4a5SSRICHARAN R void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic); 6164d0df9c1SAndrii Tseglytskyi void abb_setup(u32 fuse, u32 ldovbb, u32 setup, u32 control, 6174d0df9c1SAndrii Tseglytskyi u32 txdone, u32 txdone_mask, u32 opp); 6184d0df9c1SAndrii Tseglytskyi s8 abb_setup_ldovbb(u32 fuse, u32 ldovbb); 6193776801dSAneesh V 62007815eb9SPaul Kocialkowski void omap_die_id_serial(void); 6212da87ab3SPaul Kocialkowski void omap_die_id_get_board_serial(struct tag_serialnr *serialnr); 62207815eb9SPaul Kocialkowski void omap_die_id_usbethaddr(void); 623679f82c3SPaul Kocialkowski void omap_die_id_display(void); 62407815eb9SPaul Kocialkowski 625eda6fbccSLokesh Vutla void recalibrate_iodelay(void); 6268a0c6d6fSNishanth Menon 6276d8abe6aSNishanth Menon void omap_smc1(u32 service, u32 val); 6286d8abe6aSNishanth Menon 6298a09cfe1SVignesh R void enable_edma3_clocks(void); 6308a09cfe1SVignesh R void disable_edma3_clocks(void); 6318a09cfe1SVignesh R 63272931b15SPaul Kocialkowski void omap_die_id(unsigned int *die_id); 63372931b15SPaul Kocialkowski 634725700dcSKipisz, Steven /* Initialize general purpose I2C(0) on the SoC */ 635725700dcSKipisz, Steven void gpi2c_init(void); 636725700dcSKipisz, Steven 6374d0df9c1SAndrii Tseglytskyi /* ABB */ 6384d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_NOMINAL_OPP 0 6394d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_FAST_OPP 1 6404d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SLOW_OPP 3 6414d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_FAST_OPP_SEL_MASK (0x1 << 0) 6424d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_SLOW_OPP_SEL_MASK (0x1 << 1) 6434d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_OPP_CHANGE_MASK (0x1 << 2) 6444d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_SR2_IN_TRANSITION_MASK (0x1 << 6) 6454d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_SR2EN_MASK (0x1 << 0) 6464d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_ACTIVE_FBB_SEL_MASK (0x1 << 2) 6474d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_ACTIVE_RBB_SEL_MASK (0x1 << 1) 6484d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_SR2_WTCNT_VALUE_MASK (0xff << 8) 6494d0df9c1SAndrii Tseglytskyi 650087189fbSSRICHARAN R static inline u32 omap_revision(void) 651087189fbSSRICHARAN R { 652087189fbSSRICHARAN R extern u32 *const omap_si_rev; 653087189fbSSRICHARAN R return *omap_si_rev; 654087189fbSSRICHARAN R } 655e9d6cd04SLokesh Vutla 6568c16dd6fSRajendra Nayak #define OMAP44xx 0x44000000 6578c16dd6fSRajendra Nayak 6588c16dd6fSRajendra Nayak static inline u8 is_omap44xx(void) 6598c16dd6fSRajendra Nayak { 6608c16dd6fSRajendra Nayak extern u32 *const omap_si_rev; 6618c16dd6fSRajendra Nayak return (*omap_si_rev & 0xFF000000) == OMAP44xx; 6628c16dd6fSRajendra Nayak }; 6638c16dd6fSRajendra Nayak 664e9d6cd04SLokesh Vutla #define OMAP54xx 0x54000000 665e9d6cd04SLokesh Vutla 666e9d6cd04SLokesh Vutla static inline u8 is_omap54xx(void) 667e9d6cd04SLokesh Vutla { 668e9d6cd04SLokesh Vutla extern u32 *const omap_si_rev; 669e9d6cd04SLokesh Vutla return ((*omap_si_rev & 0xFF000000) == OMAP54xx); 670e9d6cd04SLokesh Vutla } 67139302dcdSSRICHARAN R 67239302dcdSSRICHARAN R #define DRA7XX 0x07000000 673c7400e48SLokesh Vutla #define DRA72X 0x07200000 67439302dcdSSRICHARAN R 67539302dcdSSRICHARAN R static inline u8 is_dra7xx(void) 67639302dcdSSRICHARAN R { 67739302dcdSSRICHARAN R extern u32 *const omap_si_rev; 67839302dcdSSRICHARAN R return ((*omap_si_rev & 0xFF000000) == DRA7XX); 67939302dcdSSRICHARAN R } 680c7400e48SLokesh Vutla 681c7400e48SLokesh Vutla static inline u8 is_dra72x(void) 682c7400e48SLokesh Vutla { 683c7400e48SLokesh Vutla extern u32 *const omap_si_rev; 684c7400e48SLokesh Vutla return (*omap_si_rev & 0xFFF00000) == DRA72X; 685c7400e48SLokesh Vutla } 6864a0eb757SSRICHARAN R #endif 687087189fbSSRICHARAN R 688508a58faSSricharan /* 689508a58faSSricharan * silicon revisions. 690508a58faSSricharan * Moving this to common, so that most of code can be moved to common, 691508a58faSSricharan * directories. 692508a58faSSricharan */ 693508a58faSSricharan 694508a58faSSricharan /* omap4 */ 695508a58faSSricharan #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF 696508a58faSSricharan #define OMAP4430_ES1_0 0x44300100 697508a58faSSricharan #define OMAP4430_ES2_0 0x44300200 698508a58faSSricharan #define OMAP4430_ES2_1 0x44300210 699508a58faSSricharan #define OMAP4430_ES2_2 0x44300220 700508a58faSSricharan #define OMAP4430_ES2_3 0x44300230 701508a58faSSricharan #define OMAP4460_ES1_0 0x44600100 7029404758eSAneesh V #define OMAP4460_ES1_1 0x44600110 703696f81f9STaras Kondratiuk #define OMAP4470_ES1_0 0x44700100 704508a58faSSricharan 705508a58faSSricharan /* omap5 */ 706508a58faSSricharan #define OMAP5430_SILICON_ID_INVALID 0 707508a58faSSricharan #define OMAP5430_ES1_0 0x54300100 7080a0bf7b2SLokesh Vutla #define OMAP5432_ES1_0 0x54320100 709eed7c0f7SSRICHARAN R #define OMAP5430_ES2_0 0x54300200 710eed7c0f7SSRICHARAN R #define OMAP5432_ES2_0 0x54320200 711de62688bSLokesh Vutla 712de62688bSLokesh Vutla /* DRA7XX */ 713de62688bSLokesh Vutla #define DRA752_ES1_0 0x07520100 7143ac8c0bfSNishanth Menon #define DRA752_ES1_1 0x07520110 715c1ea3becSNishanth Menon #define DRA752_ES2_0 0x07520200 716ee77a238SLokesh Vutla #define DRA722_ES1_0 0x07220100 717d851ad3aSRavi Babu #define DRA722_ES2_0 0x07220200 718f92f2277SSRICHARAN R 719f92f2277SSRICHARAN R /* 720f92f2277SSRICHARAN R * SRAM scratch space entries 721f92f2277SSRICHARAN R */ 722f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_OMAP_REV SRAM_SCRATCH_SPACE_ADDR 723f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4) 724f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC) 725f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10) 726f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_PRCM_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x14) 727f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_DPLLS_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x18) 728f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_VCORES_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x1C) 729f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_SYS_CTRL (SRAM_SCRATCH_SPACE_ADDR + 0x20) 730fda06812SSRICHARAN R #define OMAP_SRAM_SCRATCH_BOOT_PARAMS (SRAM_SCRATCH_SPACE_ADDR + 0x24) 7310bea813dSLokesh Vutla #define OMAP_SRAM_SCRATCH_BOARD_EEPROM_START (SRAM_SCRATCH_SPACE_ADDR + 0x28) 7320bea813dSLokesh Vutla #define OMAP_SRAM_SCRATCH_BOARD_EEPROM_END (SRAM_SCRATCH_SPACE_ADDR + 0x200) 7330bea813dSLokesh Vutla #define OMAP_SRAM_SCRATCH_SPACE_END (OMAP_SRAM_SCRATCH_BOARD_EEPROM_END) 734fda06812SSRICHARAN R 73560c7c30aSPaul Kocialkowski /* Boot parameters */ 73660c7c30aSPaul Kocialkowski #define DEVICE_DATA_OFFSET 0x18 73760c7c30aSPaul Kocialkowski #define BOOT_MODE_OFFSET 0x8 73860c7c30aSPaul Kocialkowski 73960c7c30aSPaul Kocialkowski #define CH_FLAGS_CHSETTINGS (1 << 0) 74060c7c30aSPaul Kocialkowski #define CH_FLAGS_CHRAM (1 << 1) 74160c7c30aSPaul Kocialkowski #define CH_FLAGS_CHFLASH (1 << 2) 74260c7c30aSPaul Kocialkowski #define CH_FLAGS_CHMMCSD (1 << 3) 74360c7c30aSPaul Kocialkowski 744ed19bdaeSPaul Kocialkowski #ifndef __ASSEMBLY__ 745ed19bdaeSPaul Kocialkowski u32 omap_sys_boot_device(void); 746ed19bdaeSPaul Kocialkowski #endif 747ed19bdaeSPaul Kocialkowski 748d2f18c27SAneesh V #endif /* _OMAP_COMMON_H_ */ 749